2013-05-08 21:45:39 +00:00
|
|
|
/******************************************************************************
|
|
|
|
*
|
|
|
|
* Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
|
2013-05-19 04:28:07 +00:00
|
|
|
*
|
2013-05-08 21:45:39 +00:00
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of version 2 of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program; if not, write to the Free Software Foundation, Inc.,
|
|
|
|
* 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
|
|
|
|
*
|
|
|
|
*
|
|
|
|
******************************************************************************/
|
|
|
|
|
|
|
|
#include "odm_precomp.h"
|
|
|
|
|
2013-05-19 04:28:07 +00:00
|
|
|
#if (RTL8188E_SUPPORT == 1)
|
2013-05-08 21:45:39 +00:00
|
|
|
|
|
|
|
void
|
|
|
|
odm_ConfigRFReg_8188E(
|
2013-05-25 20:45:50 +00:00
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
u4Byte Addr,
|
|
|
|
u4Byte Data,
|
2013-05-27 03:51:56 +00:00
|
|
|
ODM_RF_RADIO_PATH_E RF_PATH,
|
2013-05-25 20:45:50 +00:00
|
|
|
u4Byte RegAddr
|
2013-05-08 21:45:39 +00:00
|
|
|
)
|
|
|
|
{
|
2013-05-09 04:04:25 +00:00
|
|
|
if (Addr == 0xffe)
|
2013-05-19 04:28:07 +00:00
|
|
|
{
|
2013-05-08 21:45:39 +00:00
|
|
|
#ifdef CONFIG_LONG_DELAY_ISSUE
|
|
|
|
ODM_sleep_ms(50);
|
2013-05-19 04:28:07 +00:00
|
|
|
#else
|
2013-05-08 21:45:39 +00:00
|
|
|
ODM_delay_ms(50);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
else if (Addr == 0xfd)
|
|
|
|
{
|
|
|
|
ODM_delay_ms(5);
|
|
|
|
}
|
|
|
|
else if (Addr == 0xfc)
|
|
|
|
{
|
|
|
|
ODM_delay_ms(1);
|
|
|
|
}
|
|
|
|
else if (Addr == 0xfb)
|
|
|
|
{
|
|
|
|
ODM_delay_us(50);
|
|
|
|
}
|
|
|
|
else if (Addr == 0xfa)
|
|
|
|
{
|
|
|
|
ODM_delay_us(5);
|
|
|
|
}
|
|
|
|
else if (Addr == 0xf9)
|
|
|
|
{
|
|
|
|
ODM_delay_us(1);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
ODM_SetRFReg(pDM_Odm, RF_PATH, RegAddr, bRFRegOffsetMask, Data);
|
2013-07-10 18:25:07 +00:00
|
|
|
/* Add 1us delay between BB/RF register setting. */
|
2013-05-08 21:45:39 +00:00
|
|
|
ODM_delay_us(1);
|
2013-05-19 04:28:07 +00:00
|
|
|
}
|
2013-05-08 21:45:39 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2013-05-19 04:28:07 +00:00
|
|
|
void
|
2013-05-08 21:45:39 +00:00
|
|
|
odm_ConfigRF_RadioA_8188E(
|
2013-05-25 20:45:50 +00:00
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
u4Byte Addr,
|
|
|
|
u4Byte Data
|
2013-05-08 21:45:39 +00:00
|
|
|
)
|
|
|
|
{
|
2013-07-10 18:25:07 +00:00
|
|
|
u4Byte content = 0x1000; /* RF_Content: radioa_txt */
|
2013-05-08 21:45:39 +00:00
|
|
|
u4Byte maskforPhySet= (u4Byte)(content&0xE000);
|
|
|
|
|
|
|
|
odm_ConfigRFReg_8188E(pDM_Odm, Addr, Data, ODM_RF_PATH_A, Addr|maskforPhySet);
|
|
|
|
|
|
|
|
ODM_RT_TRACE(pDM_Odm,ODM_COMP_INIT, ODM_DBG_TRACE, ("===> ODM_ConfigRFWithHeaderFile: [RadioA] %08X %08X\n", Addr, Data));
|
|
|
|
}
|
|
|
|
|
2013-05-19 04:28:07 +00:00
|
|
|
void
|
2013-05-08 21:45:39 +00:00
|
|
|
odm_ConfigRF_RadioB_8188E(
|
2013-05-25 20:45:50 +00:00
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
u4Byte Addr,
|
|
|
|
u4Byte Data
|
2013-05-08 21:45:39 +00:00
|
|
|
)
|
|
|
|
{
|
2013-07-10 18:25:07 +00:00
|
|
|
u4Byte content = 0x1001; /* RF_Content: radiob_txt */
|
2013-05-08 21:45:39 +00:00
|
|
|
u4Byte maskforPhySet= (u4Byte)(content&0xE000);
|
|
|
|
|
|
|
|
odm_ConfigRFReg_8188E(pDM_Odm, Addr, Data, ODM_RF_PATH_B, Addr|maskforPhySet);
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-05-08 21:45:39 +00:00
|
|
|
ODM_RT_TRACE(pDM_Odm,ODM_COMP_INIT, ODM_DBG_TRACE, ("===> ODM_ConfigRFWithHeaderFile: [RadioB] %08X %08X\n", Addr, Data));
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-05-08 21:45:39 +00:00
|
|
|
}
|
|
|
|
|
2013-05-19 04:28:07 +00:00
|
|
|
void
|
2013-05-08 21:45:39 +00:00
|
|
|
odm_ConfigMAC_8188E(
|
2013-05-25 20:45:50 +00:00
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
u4Byte Addr,
|
|
|
|
u1Byte Data
|
2013-05-19 04:28:07 +00:00
|
|
|
)
|
2013-05-08 21:45:39 +00:00
|
|
|
{
|
|
|
|
ODM_Write1Byte(pDM_Odm, Addr, Data);
|
|
|
|
ODM_RT_TRACE(pDM_Odm,ODM_COMP_INIT, ODM_DBG_TRACE, ("===> ODM_ConfigMACWithHeaderFile: [MAC_REG] %08X %08X\n", Addr, Data));
|
|
|
|
}
|
|
|
|
|
2013-05-19 04:28:07 +00:00
|
|
|
void
|
2013-05-08 21:45:39 +00:00
|
|
|
odm_ConfigBB_AGC_8188E(
|
2013-05-25 20:45:50 +00:00
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
u4Byte Addr,
|
|
|
|
u4Byte Bitmask,
|
|
|
|
u4Byte Data
|
2013-05-08 21:45:39 +00:00
|
|
|
)
|
|
|
|
{
|
2013-05-19 04:28:07 +00:00
|
|
|
ODM_SetBBReg(pDM_Odm, Addr, Bitmask, Data);
|
2013-07-10 18:25:07 +00:00
|
|
|
/* Add 1us delay between BB/RF register setting. */
|
2013-05-08 21:45:39 +00:00
|
|
|
ODM_delay_us(1);
|
|
|
|
|
|
|
|
ODM_RT_TRACE(pDM_Odm,ODM_COMP_INIT, ODM_DBG_TRACE, ("===> ODM_ConfigBBWithHeaderFile: [AGC_TAB] %08X %08X\n", Addr, Data));
|
|
|
|
}
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-05-08 21:45:39 +00:00
|
|
|
void
|
|
|
|
odm_ConfigBB_PHY_REG_PG_8188E(
|
2013-05-25 20:45:50 +00:00
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
u4Byte Addr,
|
|
|
|
u4Byte Bitmask,
|
|
|
|
u4Byte Data
|
2013-05-08 21:45:39 +00:00
|
|
|
)
|
2013-05-19 04:28:07 +00:00
|
|
|
{
|
2013-05-08 21:45:39 +00:00
|
|
|
if (Addr == 0xfe){
|
|
|
|
#ifdef CONFIG_LONG_DELAY_ISSUE
|
|
|
|
ODM_sleep_ms(50);
|
2013-05-19 04:28:07 +00:00
|
|
|
#else
|
2013-05-08 21:45:39 +00:00
|
|
|
ODM_delay_ms(50);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
else if (Addr == 0xfd){
|
|
|
|
ODM_delay_ms(5);
|
|
|
|
}
|
|
|
|
else if (Addr == 0xfc){
|
|
|
|
ODM_delay_ms(1);
|
|
|
|
}
|
|
|
|
else if (Addr == 0xfb){
|
|
|
|
ODM_delay_us(50);
|
|
|
|
}
|
|
|
|
else if (Addr == 0xfa){
|
|
|
|
ODM_delay_us(5);
|
|
|
|
}
|
|
|
|
else if (Addr == 0xf9){
|
|
|
|
ODM_delay_us(1);
|
|
|
|
}
|
|
|
|
else{
|
|
|
|
ODM_RT_TRACE(pDM_Odm,ODM_COMP_INIT, ODM_DBG_LOUD, ("===> @@@@@@@ ODM_ConfigBBWithHeaderFile: [PHY_REG] %08X %08X %08X\n", Addr, Bitmask, Data));
|
|
|
|
|
|
|
|
#if !(DM_ODM_SUPPORT_TYPE&ODM_AP)
|
|
|
|
storePwrIndexDiffRateOffset(pDM_Odm->Adapter, Addr, Bitmask, Data);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
}
|
|
|
|
|
2013-05-19 04:28:07 +00:00
|
|
|
void
|
2013-05-08 21:45:39 +00:00
|
|
|
odm_ConfigBB_PHY_8188E(
|
2013-05-25 20:45:50 +00:00
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
u4Byte Addr,
|
|
|
|
u4Byte Bitmask,
|
|
|
|
u4Byte Data
|
2013-05-08 21:45:39 +00:00
|
|
|
)
|
2013-05-19 04:28:07 +00:00
|
|
|
{
|
2013-05-08 21:45:39 +00:00
|
|
|
if (Addr == 0xfe){
|
|
|
|
#ifdef CONFIG_LONG_DELAY_ISSUE
|
|
|
|
ODM_sleep_ms(50);
|
2013-05-19 04:28:07 +00:00
|
|
|
#else
|
2013-05-08 21:45:39 +00:00
|
|
|
ODM_delay_ms(50);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
else if (Addr == 0xfd){
|
|
|
|
ODM_delay_ms(5);
|
|
|
|
}
|
|
|
|
else if (Addr == 0xfc){
|
|
|
|
ODM_delay_ms(1);
|
|
|
|
}
|
|
|
|
else if (Addr == 0xfb){
|
|
|
|
ODM_delay_us(50);
|
|
|
|
}
|
|
|
|
else if (Addr == 0xfa){
|
|
|
|
ODM_delay_us(5);
|
|
|
|
}
|
|
|
|
else if (Addr == 0xf9){
|
|
|
|
ODM_delay_us(1);
|
|
|
|
}
|
|
|
|
else{
|
|
|
|
if (Addr == 0xa24)
|
2013-05-19 04:28:07 +00:00
|
|
|
pDM_Odm->RFCalibrateInfo.RegA24 = Data;
|
|
|
|
ODM_SetBBReg(pDM_Odm, Addr, Bitmask, Data);
|
|
|
|
|
2013-07-10 18:25:07 +00:00
|
|
|
/* Add 1us delay between BB/RF register setting. */
|
2013-05-08 21:45:39 +00:00
|
|
|
ODM_delay_us(1);
|
2013-05-19 04:28:07 +00:00
|
|
|
ODM_RT_TRACE(pDM_Odm,ODM_COMP_INIT, ODM_DBG_TRACE, ("===> ODM_ConfigBBWithHeaderFile: [PHY_REG] %08X %08X\n", Addr, Data));
|
2013-05-08 21:45:39 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|