mirror of
https://github.com/lwfinger/rtl8188eu.git
synced 2024-11-10 15:39:38 +00:00
d597e07a9e
Signed-off-by: Larry Finger <Larry.Finger@lwfinger.net>
849 lines
28 KiB
C
849 lines
28 KiB
C
/******************************************************************************
|
|
*
|
|
* Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms of version 2 of the GNU General Public License as
|
|
* published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope that it will be useful, but WITHOUT
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
* more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License along with
|
|
* this program; if not, write to the Free Software Foundation, Inc.,
|
|
* 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
|
|
*
|
|
*
|
|
******************************************************************************/
|
|
#ifndef __RTL8192C_HAL_H__
|
|
#define __RTL8192C_HAL_H__
|
|
|
|
#include "rtl8192c_spec.h"
|
|
#include "Hal8192CPhyReg.h"
|
|
#include "Hal8192CPhyCfg.h"
|
|
#include "rtl8192c_rf.h"
|
|
#include "rtl8192c_dm.h"
|
|
#include "rtl8192c_recv.h"
|
|
#include "rtl8192c_xmit.h"
|
|
#include "rtl8192c_cmd.h"
|
|
|
|
#ifdef DBG_CONFIG_ERROR_DETECT
|
|
#include "rtl8192c_sreset.h"
|
|
#endif
|
|
#include "rtw_efuse.h"
|
|
|
|
#include "../hal/OUTSRC/odm_precomp.h"
|
|
|
|
|
|
#ifdef CONFIG_PCI_HCI
|
|
|
|
#define RTL819X_DEFAULT_RF_TYPE RF_2T2R
|
|
//#define RTL819X_DEFAULT_RF_TYPE RF_1T2R
|
|
#define RTL819X_TOTAL_RF_PATH 2
|
|
|
|
//2TODO: The following need to check!!
|
|
#define RTL8192C_FW_TSMC_IMG "rtl8192CE\\rtl8192cfwT.bin"
|
|
#define RTL8192C_FW_UMC_IMG "rtl8192CE\\rtl8192cfwU.bin"
|
|
#define RTL8192C_FW_UMC_B_IMG "rtl8192CE\\rtl8192cfwU_B.bin"
|
|
|
|
#define RTL8188C_PHY_REG "rtl8192CE\\PHY_REG_1T.txt"
|
|
#define RTL8188C_PHY_RADIO_A "rtl8192CE\\radio_a_1T.txt"
|
|
#define RTL8188C_PHY_RADIO_B "rtl8192CE\\radio_b_1T.txt"
|
|
#define RTL8188C_AGC_TAB "rtl8192CE\\AGC_TAB_1T.txt"
|
|
#define RTL8188C_PHY_MACREG "rtl8192CE\\MACREG_1T.txt"
|
|
|
|
#define RTL8192C_PHY_REG "rtl8192CE\\PHY_REG_2T.txt"
|
|
#define RTL8192C_PHY_RADIO_A "rtl8192CE\\radio_a_2T.txt"
|
|
#define RTL8192C_PHY_RADIO_B "rtl8192CE\\radio_b_2T.txt"
|
|
#define RTL8192C_AGC_TAB "rtl8192CE\\AGC_TAB_2T.txt"
|
|
#define RTL8192C_PHY_MACREG "rtl8192CE\\MACREG_2T.txt"
|
|
|
|
#define RTL819X_PHY_MACPHY_REG "rtl8192CE\\MACPHY_reg.txt"
|
|
#define RTL819X_PHY_MACPHY_REG_PG "rtl8192CE\\MACPHY_reg_PG.txt"
|
|
#define RTL819X_PHY_MACREG "rtl8192CE\\MAC_REG.txt"
|
|
#define RTL819X_PHY_REG "rtl8192CE\\PHY_REG.txt"
|
|
#define RTL819X_PHY_REG_1T2R "rtl8192CE\\PHY_REG_1T2R.txt"
|
|
#define RTL819X_PHY_REG_to1T1R "rtl8192CE\\phy_to1T1R_a.txt"
|
|
#define RTL819X_PHY_REG_to1T2R "rtl8192CE\\phy_to1T2R.txt"
|
|
#define RTL819X_PHY_REG_to2T2R "rtl8192CE\\phy_to2T2R.txt"
|
|
#define RTL819X_PHY_REG_PG "rtl8192CE\\PHY_REG_PG.txt"
|
|
#define RTL819X_AGC_TAB "rtl8192CE\\AGC_TAB.txt"
|
|
#define RTL819X_PHY_RADIO_A "rtl8192CE\\radio_a.txt"
|
|
#define RTL819X_PHY_RADIO_A_1T "rtl8192CE\\radio_a_1t.txt"
|
|
#define RTL819X_PHY_RADIO_A_2T "rtl8192CE\\radio_a_2t.txt"
|
|
#define RTL819X_PHY_RADIO_B "rtl8192CE\\radio_b.txt"
|
|
#define RTL819X_PHY_RADIO_B_GM "rtl8192CE\\radio_b_gm.txt"
|
|
#define RTL819X_PHY_RADIO_C "rtl8192CE\\radio_c.txt"
|
|
#define RTL819X_PHY_RADIO_D "rtl8192CE\\radio_d.txt"
|
|
#define RTL819X_EEPROM_MAP "rtl8192CE\\8192ce.map"
|
|
#define RTL819X_EFUSE_MAP "rtl8192CE\\8192ce.map"
|
|
|
|
//---------------------------------------------------------------------
|
|
// RTL8723E From file
|
|
//---------------------------------------------------------------------
|
|
|
|
// The file name "_2T" is for 92CE, "_1T" is for 88CE. Modified by tynli. 2009.11.24.
|
|
#define Rtl819XFwTSMCImageArray Rtl8192CEFwTSMCImgArray
|
|
#define Rtl819XFwUMCACutImageArray Rtl8192CEFwUMCACutImgArray
|
|
#define Rtl819XFwUMCBCutImageArray Rtl8192CEFwUMCBCutImgArray
|
|
|
|
// #define Rtl8723FwUMCImageArray Rtl8192CEFwUMC8723ImgArray
|
|
#define Rtl819XMAC_Array Rtl8192CEMAC_2T_Array
|
|
#define Rtl819XAGCTAB_2TArray Rtl8192CEAGCTAB_2TArray
|
|
#define Rtl819XAGCTAB_1TArray Rtl8192CEAGCTAB_1TArray
|
|
#define Rtl819XPHY_REG_2TArray Rtl8192CEPHY_REG_2TArray
|
|
#define Rtl819XPHY_REG_1TArray Rtl8192CEPHY_REG_1TArray
|
|
#define Rtl819XRadioA_2TArray Rtl8192CERadioA_2TArray
|
|
#define Rtl819XRadioA_1TArray Rtl8192CERadioA_1TArray
|
|
#define Rtl819XRadioB_2TArray Rtl8192CERadioB_2TArray
|
|
#define Rtl819XRadioB_1TArray Rtl8192CERadioB_1TArray
|
|
#define Rtl819XPHY_REG_Array_PG Rtl8192CEPHY_REG_Array_PG
|
|
#define Rtl819XPHY_REG_Array_MP Rtl8192CEPHY_REG_Array_MP
|
|
|
|
#define PHY_REG_2TArrayLength Rtl8192CEPHY_REG_2TArrayLength
|
|
#define PHY_REG_1TArrayLength Rtl8192CEPHY_REG_1TArrayLength
|
|
#define PHY_ChangeTo_1T1RArrayLength Rtl8192CEPHY_ChangeTo_1T1RArrayLength
|
|
#define PHY_ChangeTo_1T2RArrayLength Rtl8192CEPHY_ChangeTo_1T2RArrayLength
|
|
#define PHY_ChangeTo_2T2RArrayLength Rtl8192CEPHY_ChangeTo_2T2RArrayLength
|
|
#define PHY_REG_Array_PGLength Rtl8192CEPHY_REG_Array_PGLength
|
|
//#define PHY_REG_Array_PG_mCardLength Rtl8192CEPHY_REG_Array_PG_mCardLength
|
|
#define PHY_REG_Array_MPLength Rtl8192CEPHY_REG_Array_MPLength
|
|
#define PHY_REG_Array_MPLength Rtl8192CEPHY_REG_Array_MPLength
|
|
//#define PHY_REG_1T_mCardArrayLength Rtl8192CEPHY_REG_1T_mCardArrayLength
|
|
//#define PHY_REG_2T_mCardArrayLength Rtl8192CEPHY_REG_2T_mCardArrayLength
|
|
//#define PHY_REG_Array_PG_HPLength Rtl8192CEPHY_REG_Array_PG_HPLength
|
|
#define RadioA_2TArrayLength Rtl8192CERadioA_2TArrayLength
|
|
#define RadioB_2TArrayLength Rtl8192CERadioB_2TArrayLength
|
|
#define RadioA_1TArrayLength Rtl8192CERadioA_1TArrayLength
|
|
#define RadioB_1TArrayLength Rtl8192CERadioB_1TArrayLength
|
|
//#define RadioA_1T_mCardArrayLength Rtl8192CERadioA_1T_mCardArrayLength
|
|
//#define RadioB_1T_mCardArrayLength Rtl8192CERadioB_1T_mCardArrayLength
|
|
//#define RadioA_1T_HPArrayLength Rtl8192CERadioA_1T_HPArrayLength
|
|
#define RadioB_GM_ArrayLength Rtl8192CERadioB_GM_ArrayLength
|
|
#define MAC_2T_ArrayLength Rtl8192CEMAC_2T_ArrayLength
|
|
#define MACPHY_Array_PGLength Rtl8192CEMACPHY_Array_PGLength
|
|
#define AGCTAB_2TArrayLength Rtl8192CEAGCTAB_2TArrayLength
|
|
#define AGCTAB_1TArrayLength Rtl8192CEAGCTAB_1TArrayLength
|
|
//#define AGCTAB_1T_HPArrayLength Rtl8192CEAGCTAB_1T_HPArrayLength
|
|
|
|
#elif defined(CONFIG_USB_HCI)
|
|
|
|
|
|
//2TODO: We should define 8192S firmware related macro settings here!!
|
|
#define RTL819X_DEFAULT_RF_TYPE RF_1T2R
|
|
#define RTL819X_TOTAL_RF_PATH 2
|
|
|
|
//TODO: The following need to check!!
|
|
#define RTL8192C_FW_TSMC_IMG "rtl8192CU\\rtl8192cfwT.bin"
|
|
#define RTL8192C_FW_UMC_IMG "rtl8192CU\\rtl8192cfwU.bin"
|
|
#define RTL8192C_FW_UMC_B_IMG "rtl8192CU\\rtl8192cfwU_B.bin"
|
|
|
|
//#define RTL819X_FW_BOOT_IMG "rtl8192CU\\boot.img"
|
|
//#define RTL819X_FW_MAIN_IMG "rtl8192CU\\main.img"
|
|
//#define RTL819X_FW_DATA_IMG "rtl8192CU\\data.img"
|
|
|
|
#define RTL8188C_PHY_REG "rtl8188CU\\PHY_REG.txt"
|
|
#define RTL8188C_PHY_RADIO_A "rtl8188CU\\radio_a.txt"
|
|
#define RTL8188C_PHY_RADIO_B "rtl8188CU\\radio_b.txt"
|
|
#define RTL8188C_PHY_RADIO_A_mCard "rtl8192CU\\radio_a_1T_mCard.txt"
|
|
#define RTL8188C_PHY_RADIO_B_mCard "rtl8192CU\\radio_b_1T_mCard.txt"
|
|
#define RTL8188C_PHY_RADIO_A_HP "rtl8192CU\\radio_a_1T_HP.txt"
|
|
#define RTL8188C_AGC_TAB "rtl8188CU\\AGC_TAB.txt"
|
|
#define RTL8188C_PHY_MACREG "rtl8188CU\\MACREG.txt"
|
|
|
|
#define RTL8192C_PHY_REG "rtl8192CU\\PHY_REG.txt"
|
|
#define RTL8192C_PHY_RADIO_A "rtl8192CU\\radio_a.txt"
|
|
#define RTL8192C_PHY_RADIO_B "rtl8192CU\\radio_b.txt"
|
|
#define RTL8192C_AGC_TAB "rtl8192CU\\AGC_TAB.txt"
|
|
#define RTL8192C_PHY_MACREG "rtl8192CU\\MACREG.txt"
|
|
|
|
#define RTL819X_PHY_REG_PG "rtl8192CU\\PHY_REG_PG.txt"
|
|
|
|
//---------------------------------------------------------------------
|
|
// RTL8723U From file
|
|
//---------------------------------------------------------------------
|
|
|
|
// The file name "_2T" is for 92CU, "_1T" is for 88CU. Modified by tynli. 2009.11.24.
|
|
#define Rtl819XFwImageArray Rtl8192CUFwTSMCImgArray
|
|
#define Rtl819XFwTSMCImageArray Rtl8192CUFwTSMCImgArray
|
|
#define Rtl819XFwUMCACutImageArray Rtl8192CUFwUMCACutImgArray
|
|
#define Rtl819XFwUMCBCutImageArray Rtl8192CUFwUMCBCutImgArray
|
|
|
|
#define Rtl819XMAC_Array Rtl8192CUMAC_2T_Array
|
|
#define Rtl819XAGCTAB_2TArray Rtl8192CUAGCTAB_2TArray
|
|
#define Rtl819XAGCTAB_1TArray Rtl8192CUAGCTAB_1TArray
|
|
#define Rtl819XAGCTAB_1T_HPArray Rtl8192CUAGCTAB_1T_HPArray
|
|
#define Rtl819XPHY_REG_2TArray Rtl8192CUPHY_REG_2TArray
|
|
#define Rtl819XPHY_REG_1TArray Rtl8192CUPHY_REG_1TArray
|
|
#define Rtl819XPHY_REG_1T_mCardArray Rtl8192CUPHY_REG_1T_mCardArray
|
|
#define Rtl819XPHY_REG_2T_mCardArray Rtl8192CUPHY_REG_2T_mCardArray
|
|
#define Rtl819XPHY_REG_1T_HPArray Rtl8192CUPHY_REG_1T_HPArray
|
|
#define Rtl819XRadioA_2TArray Rtl8192CURadioA_2TArray
|
|
#define Rtl819XRadioA_1TArray Rtl8192CURadioA_1TArray
|
|
#define Rtl819XRadioA_1T_mCardArray Rtl8192CURadioA_1T_mCardArray
|
|
#define Rtl819XRadioB_2TArray Rtl8192CURadioB_2TArray
|
|
#define Rtl819XRadioB_1TArray Rtl8192CURadioB_1TArray
|
|
#define Rtl819XRadioB_1T_mCardArray Rtl8192CURadioB_1T_mCardArray
|
|
#define Rtl819XRadioA_1T_HPArray Rtl8192CURadioA_1T_HPArray
|
|
#define Rtl819XPHY_REG_Array_PG Rtl8192CUPHY_REG_Array_PG
|
|
#define Rtl819XPHY_REG_Array_PG_mCard Rtl8192CUPHY_REG_Array_PG_mCard
|
|
#define Rtl819XPHY_REG_Array_PG_HP Rtl8192CUPHY_REG_Array_PG_HP
|
|
#define Rtl819XPHY_REG_Array_MP Rtl8192CUPHY_REG_Array_MP
|
|
|
|
#define PHY_REG_2TArrayLength Rtl8192CUPHY_REG_2TArrayLength
|
|
#define PHY_REG_1TArrayLength Rtl8192CUPHY_REG_1TArrayLength
|
|
#define PHY_ChangeTo_1T1RArrayLength Rtl8192CUPHY_ChangeTo_1T1RArrayLength
|
|
#define PHY_ChangeTo_1T2RArrayLength Rtl8192CUPHY_ChangeTo_1T2RArrayLength
|
|
#define PHY_ChangeTo_2T2RArrayLength Rtl8192CUPHY_ChangeTo_2T2RArrayLength
|
|
#define PHY_REG_Array_PGLength Rtl8192CUPHY_REG_Array_PGLength
|
|
#define PHY_REG_Array_PG_mCardLength Rtl8192CUPHY_REG_Array_PG_mCardLength
|
|
#define PHY_REG_Array_MPLength Rtl8192CUPHY_REG_Array_MPLength
|
|
#define PHY_REG_Array_MPLength Rtl8192CUPHY_REG_Array_MPLength
|
|
#define PHY_REG_1T_mCardArrayLength Rtl8192CUPHY_REG_1T_mCardArrayLength
|
|
#define PHY_REG_2T_mCardArrayLength Rtl8192CUPHY_REG_2T_mCardArrayLength
|
|
#define PHY_REG_Array_PG_HPLength Rtl8192CUPHY_REG_Array_PG_HPLength
|
|
#define RadioA_2TArrayLength Rtl8192CURadioA_2TArrayLength
|
|
#define RadioB_2TArrayLength Rtl8192CURadioB_2TArrayLength
|
|
#define RadioA_1TArrayLength Rtl8192CURadioA_1TArrayLength
|
|
#define RadioB_1TArrayLength Rtl8192CURadioB_1TArrayLength
|
|
#define RadioA_1T_mCardArrayLength Rtl8192CURadioA_1T_mCardArrayLength
|
|
#define RadioB_1T_mCardArrayLength Rtl8192CURadioB_1T_mCardArrayLength
|
|
#define RadioA_1T_HPArrayLength Rtl8192CURadioA_1T_HPArrayLength
|
|
#define RadioB_GM_ArrayLength Rtl8192CURadioB_GM_ArrayLength
|
|
#define MAC_2T_ArrayLength Rtl8192CUMAC_2T_ArrayLength
|
|
#define MACPHY_Array_PGLength Rtl8192CUMACPHY_Array_PGLength
|
|
#define AGCTAB_2TArrayLength Rtl8192CUAGCTAB_2TArrayLength
|
|
#define AGCTAB_1TArrayLength Rtl8192CUAGCTAB_1TArrayLength
|
|
#define AGCTAB_1T_HPArrayLength Rtl8192CUAGCTAB_1T_HPArrayLength
|
|
#define PHY_REG_1T_HPArrayLength Rtl8192CUPHY_REG_1T_HPArrayLength
|
|
|
|
#endif
|
|
|
|
#define DRVINFO_SZ 4 // unit is 8bytes
|
|
#define PageNum_128(_Len) (u32)(((_Len)>>7) + ((_Len)&0x7F ? 1:0))
|
|
|
|
#define FW_8192C_SIZE 16384+32//16k
|
|
#define FW_8192C_START_ADDRESS 0x1000
|
|
//#define FW_8192C_END_ADDRESS 0x3FFF //Filen said this is for test chip
|
|
#define FW_8192C_END_ADDRESS 0x1FFF
|
|
|
|
#define MAX_PAGE_SIZE 4096 // @ page : 4k bytes
|
|
|
|
#define IS_FW_HEADER_EXIST(_pFwHdr) ((le16_to_cpu(_pFwHdr->Signature)&0xFFF0) == 0x92C0 ||\
|
|
(le16_to_cpu(_pFwHdr->Signature)&0xFFF0) == 0x88C0 ||\
|
|
(le16_to_cpu(_pFwHdr->Signature)&0xFFF0) == 0x2300)
|
|
|
|
typedef enum _FIRMWARE_SOURCE{
|
|
FW_SOURCE_IMG_FILE = 0,
|
|
FW_SOURCE_HEADER_FILE = 1, //from header file
|
|
}FIRMWARE_SOURCE, *PFIRMWARE_SOURCE;
|
|
|
|
typedef struct _RT_FIRMWARE{
|
|
FIRMWARE_SOURCE eFWSource;
|
|
u8* szFwBuffer;
|
|
u32 ulFwLength;
|
|
}RT_FIRMWARE, *PRT_FIRMWARE, RT_FIRMWARE_92C, *PRT_FIRMWARE_92C;
|
|
|
|
//
|
|
// This structure must be cared byte-ordering
|
|
//
|
|
// Added by tynli. 2009.12.04.
|
|
typedef struct _RT_8192C_FIRMWARE_HDR {//8-byte alinment required
|
|
|
|
//--- LONG WORD 0 ----
|
|
u16 Signature; // 92C0: test chip; 92C, 88C0: test chip; 88C1: MP A-cut; 92C1: MP A-cut
|
|
u8 Category; // AP/NIC and USB/PCI
|
|
u8 Function; // Reserved for different FW function indcation, for further use when driver needs to download different FW in different conditions
|
|
u16 Version; // FW Version
|
|
u8 Subversion; // FW Subversion, default 0x00
|
|
u16 Rsvd1;
|
|
|
|
|
|
//--- LONG WORD 1 ----
|
|
u8 Month; // Release time Month field
|
|
u8 Date; // Release time Date field
|
|
u8 Hour; // Release time Hour field
|
|
u8 Minute; // Release time Minute field
|
|
u16 RamCodeSize; // The size of RAM code
|
|
u16 Rsvd2;
|
|
|
|
//--- LONG WORD 2 ----
|
|
u32 SvnIdx; // The SVN entry index
|
|
u32 Rsvd3;
|
|
|
|
//--- LONG WORD 3 ----
|
|
u32 Rsvd4;
|
|
u32 Rsvd5;
|
|
|
|
}RT_8192C_FIRMWARE_HDR, *PRT_8192C_FIRMWARE_HDR;
|
|
|
|
#define DRIVER_EARLY_INT_TIME 0x05
|
|
#define BCN_DMA_ATIME_INT_TIME 0x02
|
|
|
|
#ifdef CONFIG_USB_RX_AGGREGATION
|
|
|
|
typedef enum _USB_RX_AGG_MODE{
|
|
USB_RX_AGG_DISABLE,
|
|
USB_RX_AGG_DMA,
|
|
USB_RX_AGG_USB,
|
|
USB_RX_AGG_MIX
|
|
}USB_RX_AGG_MODE;
|
|
|
|
#define MAX_RX_DMA_BUFFER_SIZE 10240 // 10K for 8192C RX DMA buffer
|
|
|
|
#endif
|
|
|
|
|
|
#define TX_SELE_HQ BIT(0) // High Queue
|
|
#define TX_SELE_LQ BIT(1) // Low Queue
|
|
#define TX_SELE_NQ BIT(2) // Normal Queue
|
|
|
|
|
|
// Note: We will divide number of page equally for each queue other than public queue!
|
|
|
|
#define TX_TOTAL_PAGE_NUMBER 0xF8
|
|
#define TX_PAGE_BOUNDARY (TX_TOTAL_PAGE_NUMBER + 1)
|
|
|
|
// For Normal Chip Setting
|
|
// (HPQ + LPQ + NPQ + PUBQ) shall be TX_TOTAL_PAGE_NUMBER
|
|
#define NORMAL_PAGE_NUM_PUBQ 0xE7
|
|
#define NORMAL_PAGE_NUM_HPQ 0x0C
|
|
#define NORMAL_PAGE_NUM_LPQ 0x02
|
|
#define NORMAL_PAGE_NUM_NPQ 0x02
|
|
|
|
|
|
// For Test Chip Setting
|
|
// (HPQ + LPQ + PUBQ) shall be TX_TOTAL_PAGE_NUMBER
|
|
#define TEST_PAGE_NUM_PUBQ 0x7E
|
|
|
|
|
|
// For Test Chip Setting
|
|
#define WMM_TEST_TX_TOTAL_PAGE_NUMBER 0xF5
|
|
#define WMM_TEST_TX_PAGE_BOUNDARY (WMM_TEST_TX_TOTAL_PAGE_NUMBER + 1) //F6
|
|
|
|
#define WMM_TEST_PAGE_NUM_PUBQ 0xA3
|
|
#define WMM_TEST_PAGE_NUM_HPQ 0x29
|
|
#define WMM_TEST_PAGE_NUM_LPQ 0x29
|
|
|
|
|
|
//Note: For Normal Chip Setting ,modify later
|
|
#define WMM_NORMAL_TX_TOTAL_PAGE_NUMBER 0xF5
|
|
#define WMM_NORMAL_TX_PAGE_BOUNDARY (WMM_TEST_TX_TOTAL_PAGE_NUMBER + 1) //F6
|
|
|
|
#define WMM_NORMAL_PAGE_NUM_PUBQ 0xB0
|
|
#define WMM_NORMAL_PAGE_NUM_HPQ 0x29
|
|
#define WMM_NORMAL_PAGE_NUM_LPQ 0x1C
|
|
#define WMM_NORMAL_PAGE_NUM_NPQ 0x1C
|
|
|
|
//-------------------------------------------------------------------------
|
|
// Chip specific
|
|
//-------------------------------------------------------------------------
|
|
#define CHIP_BONDING_IDENTIFIER(_value) (((_value)>>22)&0x3)
|
|
#define CHIP_BONDING_92C_1T2R 0x1
|
|
#define CHIP_BONDING_88C_USB_MCARD 0x2
|
|
#define CHIP_BONDING_88C_USB_HP 0x1
|
|
|
|
#include "HalVerDef.h"
|
|
#include "hal_com.h"
|
|
|
|
//-------------------------------------------------------------------------
|
|
// Channel Plan
|
|
//-------------------------------------------------------------------------
|
|
enum ChannelPlan{
|
|
CHPL_FCC = 0,
|
|
CHPL_IC = 1,
|
|
CHPL_ETSI = 2,
|
|
CHPL_SPA = 3,
|
|
CHPL_FRANCE = 4,
|
|
CHPL_MKK = 5,
|
|
CHPL_MKK1 = 6,
|
|
CHPL_ISRAEL = 7,
|
|
CHPL_TELEC = 8,
|
|
CHPL_GLOBAL = 9,
|
|
CHPL_WORLD = 10,
|
|
};
|
|
|
|
typedef struct _TxPowerInfo{
|
|
u8 CCKIndex[RF_PATH_MAX][CHANNEL_GROUP_MAX];
|
|
u8 HT40_1SIndex[RF_PATH_MAX][CHANNEL_GROUP_MAX];
|
|
u8 HT40_2SIndexDiff[RF_PATH_MAX][CHANNEL_GROUP_MAX];
|
|
u8 HT20IndexDiff[RF_PATH_MAX][CHANNEL_GROUP_MAX];
|
|
u8 OFDMIndexDiff[RF_PATH_MAX][CHANNEL_GROUP_MAX];
|
|
u8 HT40MaxOffset[RF_PATH_MAX][CHANNEL_GROUP_MAX];
|
|
u8 HT20MaxOffset[RF_PATH_MAX][CHANNEL_GROUP_MAX];
|
|
u8 TSSI_A;
|
|
u8 TSSI_B;
|
|
}TxPowerInfo, *PTxPowerInfo;
|
|
|
|
#define EFUSE_REAL_CONTENT_LEN 512
|
|
#define EFUSE_MAP_LEN 128
|
|
#define EFUSE_MAX_SECTION 16
|
|
#define EFUSE_IC_ID_OFFSET 506 //For some inferiority IC purpose. added by Roger, 2009.09.02.
|
|
#define AVAILABLE_EFUSE_ADDR(addr) (addr < EFUSE_REAL_CONTENT_LEN)
|
|
//
|
|
// <Roger_Notes> To prevent out of boundary programming case, leave 1byte and program full section
|
|
// 9bytes + 1byt + 5bytes and pre 1byte.
|
|
// For worst case:
|
|
// | 1byte|----8bytes----|1byte|--5bytes--|
|
|
// | | Reserved(14bytes) |
|
|
//
|
|
#define EFUSE_OOB_PROTECT_BYTES 15 // PG data exclude header, dummy 6 bytes frome CP test and reserved 1byte.
|
|
|
|
|
|
#define EFUSE_MAP_LEN_8723 256
|
|
#define EFUSE_MAX_SECTION_8723 32
|
|
|
|
//========================================================
|
|
// EFUSE for BT definition
|
|
//========================================================
|
|
#define EFUSE_BT_REAL_CONTENT_LEN 1536 // 512*3
|
|
#define EFUSE_BT_MAP_LEN 1024 // 1k bytes
|
|
#define EFUSE_BT_MAX_SECTION 128 // 1024/8
|
|
|
|
#define EFUSE_PROTECT_BYTES_BANK 16
|
|
|
|
//
|
|
// <Roger_Notes> For RTL8723 WiFi/BT/GPS multi-function configuration. 2010.10.06.
|
|
//
|
|
typedef enum _RT_MULTI_FUNC{
|
|
RT_MULTI_FUNC_NONE = 0x00,
|
|
RT_MULTI_FUNC_WIFI = 0x01,
|
|
RT_MULTI_FUNC_BT = 0x02,
|
|
RT_MULTI_FUNC_GPS = 0x04,
|
|
}RT_MULTI_FUNC,*PRT_MULTI_FUNC;
|
|
|
|
//
|
|
// <Roger_Notes> For RTL8723 WiFi PDn/GPIO polarity control configuration. 2010.10.08.
|
|
//
|
|
typedef enum _RT_POLARITY_CTL{
|
|
RT_POLARITY_LOW_ACT = 0,
|
|
RT_POLARITY_HIGH_ACT = 1,
|
|
}RT_POLARITY_CTL,*PRT_POLARITY_CTL;
|
|
|
|
// For RTL8723 regulator mode. by tynli. 2011.01.14.
|
|
typedef enum _RT_REGULATOR_MODE{
|
|
RT_SWITCHING_REGULATOR = 0,
|
|
RT_LDO_REGULATOR = 1,
|
|
}RT_REGULATOR_MODE,*PRT_REGULATOR_MODE;
|
|
|
|
enum c2h_id_8192c {
|
|
C2H_DBG = 0,
|
|
C2H_TSF = 1,
|
|
C2H_AP_RPT_RSP = 2,
|
|
C2H_CCX_TX_RPT = 3,
|
|
C2H_BT_RSSI = 4,
|
|
C2H_BT_OP_MODE = 5,
|
|
C2H_EXT_RA_RPT = 6,
|
|
C2H_HW_INFO_EXCH = 10,
|
|
C2H_C2H_H2C_TEST = 11,
|
|
C2H_BT_INFO = 12,
|
|
C2H_BT_MP_INFO = 15,
|
|
MAX_C2HEVENT
|
|
};
|
|
|
|
#ifdef CONFIG_PCI_HCI
|
|
struct hal_data_8192ce
|
|
{
|
|
HAL_VERSION VersionID;
|
|
RT_MULTI_FUNC MultiFunc; // For multi-function consideration.
|
|
RT_POLARITY_CTL PolarityCtl; // For Wifi PDn Polarity control.
|
|
RT_REGULATOR_MODE RegulatorMode; // switching regulator or LDO
|
|
u16 CustomerID;
|
|
|
|
u16 FirmwareVersion;
|
|
u16 FirmwareVersionRev;
|
|
u16 FirmwareSubVersion;
|
|
|
|
u32 IntrMask[2];
|
|
u32 IntrMaskToSet[2];
|
|
|
|
u32 DisabledFunctions;
|
|
|
|
//current WIFI_PHY values
|
|
u32 ReceiveConfig;
|
|
u32 TransmitConfig;
|
|
WIRELESS_MODE CurrentWirelessMode;
|
|
HT_CHANNEL_WIDTH CurrentChannelBW;
|
|
u8 CurrentChannel;
|
|
u8 nCur40MhzPrimeSC;// Control channel sub-carrier
|
|
|
|
u16 BasicRateSet;
|
|
|
|
//rf_ctrl
|
|
_lock rf_lock;
|
|
u8 rf_chip;
|
|
u8 rf_type;
|
|
u8 NumTotalRFPath;
|
|
|
|
INTERFACE_SELECT_8192CPCIe InterfaceSel;
|
|
|
|
//
|
|
// EEPROM setting.
|
|
//
|
|
u16 EEPROMVID;
|
|
u16 EEPROMDID;
|
|
u16 EEPROMSVID;
|
|
u16 EEPROMSMID;
|
|
u16 EEPROMChannelPlan;
|
|
u16 EEPROMVersion;
|
|
|
|
u8 EEPROMChnlAreaTxPwrCCK[2][3];
|
|
u8 EEPROMChnlAreaTxPwrHT40_1S[2][3];
|
|
u8 EEPROMChnlAreaTxPwrHT40_2SDiff[2][3];
|
|
u8 EEPROMPwrLimitHT20[3];
|
|
u8 EEPROMPwrLimitHT40[3];
|
|
|
|
u8 bTXPowerDataReadFromEEPORM;
|
|
u8 EEPROMThermalMeter;
|
|
u8 EEPROMTSSI[2];
|
|
|
|
u8 EEPROMCustomerID;
|
|
u8 EEPROMBoardType;
|
|
u8 EEPROMRegulatory;
|
|
|
|
u8 bDefaultAntenna;
|
|
u8 bIQKInitialized;
|
|
|
|
u8 TxPwrLevelCck[RF_PATH_MAX][CHANNEL_MAX_NUMBER];
|
|
u8 TxPwrLevelHT40_1S[RF_PATH_MAX][CHANNEL_MAX_NUMBER]; // For HT 40MHZ pwr
|
|
u8 TxPwrLevelHT40_2S[RF_PATH_MAX][CHANNEL_MAX_NUMBER]; // For HT 40MHZ pwr
|
|
u8 TxPwrHt20Diff[RF_PATH_MAX][CHANNEL_MAX_NUMBER];// HT 20<->40 Pwr diff
|
|
u8 TxPwrLegacyHtDiff[RF_PATH_MAX][CHANNEL_MAX_NUMBER];// For HT<->legacy pwr diff
|
|
// For power group
|
|
u8 PwrGroupHT20[RF_PATH_MAX][CHANNEL_MAX_NUMBER];
|
|
u8 PwrGroupHT40[RF_PATH_MAX][CHANNEL_MAX_NUMBER];
|
|
|
|
u8 LegacyHTTxPowerDiff;// Legacy to HT rate power diff
|
|
|
|
bool EepromOrEfuse;
|
|
u8 EfuseMap[2][HWSET_MAX_SIZE_512]; //92C:256bytes, 88E:512bytes, we use union set (512bytes)
|
|
u8 EfuseUsedPercentage;
|
|
EFUSE_HAL EfuseHal;
|
|
|
|
#ifdef CONFIG_BT_COEXIST
|
|
struct btcoexist_priv bt_coexist;
|
|
#endif
|
|
|
|
// Read/write are allow for following hardware information variables
|
|
u8 framesync;
|
|
u32 framesyncC34;
|
|
u8 framesyncMonitor;
|
|
u8 DefaultInitialGain[4];
|
|
u8 pwrGroupCnt;
|
|
u32 MCSTxPowerLevelOriginalOffset[7][16];
|
|
u32 CCKTxPowerLevelOriginalOffset;
|
|
|
|
u32 AntennaTxPath; // Antenna path Tx
|
|
u32 AntennaRxPath; // Antenna path Rx
|
|
u8 BluetoothCoexist;
|
|
u8 ExternalPA;
|
|
|
|
//u32 LedControlNum;
|
|
//u32 LedControlMode;
|
|
u8 bLedOpenDrain; // Support Open-drain arrangement for controlling the LED. Added by Roger, 2009.10.16.
|
|
//u32 TxPowerTrackControl;
|
|
u8 b1x1RecvCombine; // for 1T1R receive combining
|
|
|
|
u32 AcParam_BE; //Original parameter for BE, use for EDCA turbo.
|
|
|
|
//vivi, for tx power tracking, 20080407
|
|
//u16 TSSI_13dBm;
|
|
//u32 Pwr_Track;
|
|
// The current Tx Power Level
|
|
u8 CurrentCckTxPwrIdx;
|
|
u8 CurrentOfdm24GTxPwrIdx;
|
|
|
|
BB_REGISTER_DEFINITION_T PHYRegDef[4]; //Radio A/B/C/D
|
|
|
|
u32 RfRegChnlVal[2];
|
|
|
|
//RDG enable
|
|
bool bRDGEnable;
|
|
|
|
//for host message to fw
|
|
u8 LastHMEBoxNum;
|
|
|
|
u8 fw_ractrl;
|
|
u8 RegTxPause;
|
|
// Beacon function related global variable.
|
|
u32 RegBcnCtrlVal;
|
|
u8 RegFwHwTxQCtrl;
|
|
u8 RegReg542;
|
|
u8 CurAntenna;
|
|
|
|
//### ODM-DUPLICATE CODE ###
|
|
u8 AntDivCfg;
|
|
/*
|
|
#ifdef CONFIG_SW_ANTENNA_DIVERSITY
|
|
//SW Antenna Switch
|
|
s32 RSSI_sum_A;
|
|
s32 RSSI_sum_B;
|
|
s32 RSSI_cnt_A;
|
|
s32 RSSI_cnt_B;
|
|
bool RSSI_test;
|
|
#endif
|
|
#ifdef CONFIG_HW_ANTENNA_DIVERSITY
|
|
//Hybrid Antenna Diversity
|
|
u32 CCK_Ant1_Cnt;
|
|
u32 CCK_Ant2_Cnt;
|
|
u32 OFDM_Ant1_Cnt;
|
|
u32 OFDM_Ant2_Cnt;
|
|
#endif
|
|
*/
|
|
//### ODM-DUPLICATE CODE ###
|
|
struct dm_priv dmpriv;
|
|
DM_ODM_T odmpriv;
|
|
//_lock odm_stainfo_lock;
|
|
u8 bDumpRxPkt;//for debug
|
|
#ifdef DBG_CONFIG_ERROR_DETECT
|
|
struct sreset_priv srestpriv;
|
|
#endif
|
|
u8 bInterruptMigration;
|
|
u8 bDisableTxInt;
|
|
u8 bGpioHwWpsPbc;
|
|
|
|
u8 FwRsvdPageStartOffset; //2010.06.23. Added by tynli. Reserve page start offset except beacon in TxQ.
|
|
|
|
u16 EfuseUsedBytes;
|
|
|
|
#ifdef CONFIG_P2P
|
|
struct P2P_PS_Offload_t p2p_ps_offload;
|
|
#endif //CONFIG_P2P
|
|
};
|
|
|
|
typedef struct hal_data_8192ce HAL_DATA_TYPE, *PHAL_DATA_TYPE;
|
|
|
|
//
|
|
// Function disabled.
|
|
//
|
|
#define DF_TX_BIT BIT0
|
|
#define DF_RX_BIT BIT1
|
|
#define DF_IO_BIT BIT2
|
|
#define DF_IO_D3_BIT BIT3
|
|
|
|
#define RT_DF_TYPE u32
|
|
#define RT_DISABLE_FUNC(__pAdapter, __FuncBits) ((__pAdapter)->DisabledFunctions |= ((RT_DF_TYPE)(__FuncBits)))
|
|
#define RT_ENABLE_FUNC(__pAdapter, __FuncBits) ((__pAdapter)->DisabledFunctions &= (~((RT_DF_TYPE)(__FuncBits))))
|
|
#define RT_IS_FUNC_DISABLED(__pAdapter, __FuncBits) ( (__pAdapter)->DisabledFunctions & (__FuncBits) )
|
|
#define IS_MULTI_FUNC_CHIP(_Adapter) (((((PHAL_DATA_TYPE)(_Adapter->HalData))->MultiFunc) & (RT_MULTI_FUNC_BT|RT_MULTI_FUNC_GPS)) ? _TRUE : _FALSE)
|
|
|
|
void InterruptRecognized8192CE(PADAPTER Adapter, PRT_ISR_CONTENT pIsrContent);
|
|
void UpdateInterruptMask8192CE(PADAPTER Adapter, u32 AddMSR, u32 AddMSR1, u32 RemoveMSR, u32 RemoveMSR1);
|
|
#endif
|
|
|
|
#ifdef CONFIG_USB_HCI
|
|
struct hal_data_8192cu
|
|
{
|
|
HAL_VERSION VersionID;
|
|
RT_MULTI_FUNC MultiFunc; // For multi-function consideration.
|
|
RT_POLARITY_CTL PolarityCtl; // For Wifi PDn Polarity control.
|
|
RT_REGULATOR_MODE RegulatorMode; // switching regulator or LDO
|
|
u16 CustomerID;
|
|
|
|
u16 FirmwareVersion;
|
|
u16 FirmwareVersionRev;
|
|
u16 FirmwareSubVersion;
|
|
|
|
//current WIFI_PHY values
|
|
u32 ReceiveConfig;
|
|
WIRELESS_MODE CurrentWirelessMode;
|
|
HT_CHANNEL_WIDTH CurrentChannelBW;
|
|
u8 CurrentChannel;
|
|
u8 nCur40MhzPrimeSC;// Control channel sub-carrier
|
|
|
|
u16 BasicRateSet;
|
|
|
|
//rf_ctrl
|
|
u8 rf_chip;
|
|
u8 rf_type;
|
|
u8 NumTotalRFPath;
|
|
|
|
u8 BoardType;
|
|
//INTERFACE_SELECT_8192CUSB InterfaceSel;
|
|
|
|
//
|
|
// EEPROM setting.
|
|
//
|
|
u16 EEPROMVID;
|
|
u16 EEPROMPID;
|
|
u16 EEPROMSVID;
|
|
u16 EEPROMSDID;
|
|
u8 EEPROMCustomerID;
|
|
u8 EEPROMSubCustomerID;
|
|
u8 EEPROMVersion;
|
|
u8 EEPROMRegulatory;
|
|
|
|
u8 bTXPowerDataReadFromEEPORM;
|
|
u8 EEPROMThermalMeter;
|
|
|
|
u8 bIQKInitialized;
|
|
|
|
u8 TxPwrLevelCck[RF_PATH_MAX][CHANNEL_MAX_NUMBER];
|
|
u8 TxPwrLevelHT40_1S[RF_PATH_MAX][CHANNEL_MAX_NUMBER]; // For HT 40MHZ pwr
|
|
u8 TxPwrLevelHT40_2S[RF_PATH_MAX][CHANNEL_MAX_NUMBER]; // For HT 40MHZ pwr
|
|
s8 TxPwrHt20Diff[RF_PATH_MAX][CHANNEL_MAX_NUMBER];// HT 20<->40 Pwr diff
|
|
u8 TxPwrLegacyHtDiff[RF_PATH_MAX][CHANNEL_MAX_NUMBER];// For HT<->legacy pwr diff
|
|
// For power group
|
|
u8 PwrGroupHT20[RF_PATH_MAX][CHANNEL_MAX_NUMBER];
|
|
u8 PwrGroupHT40[RF_PATH_MAX][CHANNEL_MAX_NUMBER];
|
|
|
|
u8 LegacyHTTxPowerDiff;// Legacy to HT rate power diff
|
|
|
|
// Read/write are allow for following hardware information variables
|
|
u8 framesync;
|
|
u32 framesyncC34;
|
|
u8 framesyncMonitor;
|
|
u8 DefaultInitialGain[4];
|
|
u8 pwrGroupCnt;
|
|
u32 MCSTxPowerLevelOriginalOffset[7][16];
|
|
u32 CCKTxPowerLevelOriginalOffset;
|
|
|
|
u32 AntennaTxPath; // Antenna path Tx
|
|
u32 AntennaRxPath; // Antenna path Rx
|
|
u8 BluetoothCoexist;
|
|
u8 ExternalPA;
|
|
|
|
u8 bLedOpenDrain; // Support Open-drain arrangement for controlling the LED. Added by Roger, 2009.10.16.
|
|
|
|
//u32 LedControlNum;
|
|
//u32 LedControlMode;
|
|
//u32 TxPowerTrackControl;
|
|
u8 b1x1RecvCombine; // for 1T1R receive combining
|
|
|
|
u32 AcParam_BE; //Original parameter for BE, use for EDCA turbo.
|
|
|
|
//vivi, for tx power tracking, 20080407
|
|
//u16 TSSI_13dBm;
|
|
//u32 Pwr_Track;
|
|
// The current Tx Power Level
|
|
u8 CurrentCckTxPwrIdx;
|
|
u8 CurrentOfdm24GTxPwrIdx;
|
|
|
|
BB_REGISTER_DEFINITION_T PHYRegDef[4]; //Radio A/B/C/D
|
|
|
|
u32 RfRegChnlVal[2];
|
|
|
|
//RDG enable
|
|
bool bRDGEnable;
|
|
|
|
//for host message to fw
|
|
u8 LastHMEBoxNum;
|
|
|
|
u8 fw_ractrl;
|
|
u8 RegTxPause;
|
|
// Beacon function related global variable.
|
|
u32 RegBcnCtrlVal;
|
|
u8 RegFwHwTxQCtrl;
|
|
u8 RegReg542;
|
|
|
|
struct dm_priv dmpriv;
|
|
DM_ODM_T odmpriv;
|
|
//_lock odm_stainfo_lock;
|
|
#ifdef DBG_CONFIG_ERROR_DETECT
|
|
struct sreset_priv srestpriv;
|
|
#endif
|
|
|
|
#ifdef CONFIG_BT_COEXIST
|
|
struct btcoexist_priv bt_coexist;
|
|
#endif
|
|
u8 CurAntenna;
|
|
|
|
/*****ODM duplicate data********/
|
|
u8 AntDivCfg;
|
|
/*
|
|
#ifdef CONFIG_SW_ANTENNA_DIVERSITY
|
|
|
|
//SW Antenna Switch
|
|
s32 RSSI_sum_A;
|
|
s32 RSSI_sum_B;
|
|
s32 RSSI_cnt_A;
|
|
s32 RSSI_cnt_B;
|
|
bool RSSI_test;
|
|
#endif
|
|
|
|
#ifdef CONFIG_HW_ANTENNA_DIVERSITY
|
|
//Hybrid Antenna Diversity
|
|
u32 CCK_Ant1_Cnt;
|
|
u32 CCK_Ant2_Cnt;
|
|
u32 OFDM_Ant1_Cnt;
|
|
u32 OFDM_Ant2_Cnt;
|
|
#endif
|
|
*/
|
|
u8 bDumpRxPkt;//for debug
|
|
u8 FwRsvdPageStartOffset; //2010.06.23. Added by tynli. Reserve page start offset except beacon in TxQ.
|
|
|
|
// 2010/08/09 MH Add CU power down mode.
|
|
bool pwrdown;
|
|
|
|
// For 92C USB endpoint setting
|
|
//
|
|
|
|
u32 UsbBulkOutSize;
|
|
|
|
// Add for dual MAC 0--Mac0 1--Mac1
|
|
u32 interfaceIndex;
|
|
|
|
u8 OutEpQueueSel;
|
|
u8 OutEpNumber;
|
|
|
|
#ifdef CONFIG_USB_TX_AGGREGATION
|
|
u8 UsbTxAggMode;
|
|
u8 UsbTxAggDescNum;
|
|
#endif
|
|
#ifdef CONFIG_USB_RX_AGGREGATION
|
|
u16 HwRxPageSize; // Hardware setting
|
|
u32 MaxUsbRxAggBlock;
|
|
|
|
USB_RX_AGG_MODE UsbRxAggMode;
|
|
u8 UsbRxAggBlockCount; // USB Block count. Block size is 512-byte in hight speed and 64-byte in full speed
|
|
u8 UsbRxAggBlockTimeout;
|
|
u8 UsbRxAggPageCount; // 8192C DMA page count
|
|
u8 UsbRxAggPageTimeout;
|
|
#endif
|
|
|
|
// 2010/12/10 MH Add for USB aggreation mode dynamic shceme.
|
|
bool UsbRxHighSpeedMode;
|
|
|
|
// 2010/11/22 MH Add for slim combo debug mode selective.
|
|
// This is used for fix the drawback of CU TSMC-A/UMC-A cut. HW auto suspend ability. Close BT clock.
|
|
bool SlimComboDbg;
|
|
|
|
u16 EfuseUsedBytes;
|
|
|
|
bool EepromOrEfuse;
|
|
u8 EfuseMap[2][HWSET_MAX_SIZE_512]; //92C:256bytes, 88E:512bytes, we use union set (512bytes)
|
|
u8 EfuseUsedPercentage;
|
|
EFUSE_HAL EfuseHal;
|
|
|
|
|
|
#ifdef CONFIG_P2P
|
|
struct P2P_PS_Offload_t p2p_ps_offload;
|
|
#endif //CONFIG_P2P
|
|
};
|
|
|
|
typedef struct hal_data_8192cu HAL_DATA_TYPE, *PHAL_DATA_TYPE;
|
|
#endif
|
|
|
|
#define GET_HAL_DATA(__pAdapter) ((HAL_DATA_TYPE *)((__pAdapter)->HalData))
|
|
#define GET_RF_TYPE(priv) (GET_HAL_DATA(priv)->rf_type)
|
|
|
|
#define INCLUDE_MULTI_FUNC_BT(_Adapter) (GET_HAL_DATA(_Adapter)->MultiFunc & RT_MULTI_FUNC_BT)
|
|
#define INCLUDE_MULTI_FUNC_GPS(_Adapter) (GET_HAL_DATA(_Adapter)->MultiFunc & RT_MULTI_FUNC_GPS)
|
|
|
|
void rtl8192c_FirmwareSelfReset(IN PADAPTER Adapter);
|
|
int FirmwareDownload92C(IN PADAPTER Adapter);
|
|
void InitializeFirmwareVars92C(PADAPTER Adapter);
|
|
u8 GetEEPROMSize8192C(PADAPTER Adapter);
|
|
void rtl8192c_EfuseParseChnlPlan(PADAPTER padapter, u8 *hwinfo, bool AutoLoadFail);
|
|
|
|
HAL_VERSION rtl8192c_ReadChipVersion(IN PADAPTER Adapter);
|
|
void rtl8192c_ReadBluetoothCoexistInfo(PADAPTER Adapter, u8 *PROMContent, bool AutoloadFail);
|
|
//void rtl8192c_free_hal_data(_adapter * padapter);
|
|
void rtl8192c_EfuseParseIDCode(PADAPTER pAdapter, u8 *hwinfo);
|
|
void rtl8192c_set_hal_ops(struct hal_ops *pHalFunc);
|
|
void rtl8192c_clone_haldata(_adapter* dst_adapter, _adapter* src_adapter);
|
|
|
|
s32 c2h_id_filter_ccx_8192c(u8 id);
|
|
#endif
|