2013-05-19 04:28:07 +00:00
|
|
|
/******************************************************************************
|
|
|
|
*
|
|
|
|
* Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of version 2 of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program; if not, write to the Free Software Foundation, Inc.,
|
|
|
|
* 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
|
|
|
|
*
|
|
|
|
*
|
|
|
|
******************************************************************************/
|
|
|
|
#ifndef __RTL8188E_HAL_H__
|
|
|
|
#define __RTL8188E_HAL_H__
|
|
|
|
|
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* include HAL Related header after HAL Related compiling flags */
|
2013-05-19 04:28:07 +00:00
|
|
|
#include "rtl8188e_spec.h"
|
|
|
|
#include "Hal8188EPhyReg.h"
|
|
|
|
#include "Hal8188EPhyCfg.h"
|
|
|
|
#include "rtl8188e_dm.h"
|
|
|
|
#include "rtl8188e_recv.h"
|
|
|
|
#include "rtl8188e_xmit.h"
|
|
|
|
#include "rtl8188e_cmd.h"
|
2014-11-16 00:18:30 +00:00
|
|
|
#include "pwrseq.h"
|
2013-05-19 04:28:07 +00:00
|
|
|
#include "rtw_efuse.h"
|
2014-11-16 00:18:30 +00:00
|
|
|
#include "rtw_sreset.h"
|
2013-05-19 04:28:07 +00:00
|
|
|
#include "odm_precomp.h"
|
|
|
|
|
2013-10-19 17:45:47 +00:00
|
|
|
/* Fw Array */
|
|
|
|
#define Rtl8188E_FwImageArray Rtl8188EFwImgArray
|
|
|
|
#define Rtl8188E_FWImgArrayLength Rtl8188EFWImgArrayLength
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-15 03:03:17 +00:00
|
|
|
#define RTL8188E_FW_UMC_IMG "rtl8188E\\rtl8188efw.bin"
|
|
|
|
#define RTL8188E_PHY_REG "rtl8188E\\PHY_REG_1T.txt"
|
|
|
|
#define RTL8188E_PHY_RADIO_A "rtl8188E\\radio_a_1T.txt"
|
|
|
|
#define RTL8188E_PHY_RADIO_B "rtl8188E\\radio_b_1T.txt"
|
|
|
|
#define RTL8188E_AGC_TAB "rtl8188E\\AGC_TAB_1T.txt"
|
|
|
|
#define RTL8188E_PHY_MACREG "rtl8188E\\MAC_REG.txt"
|
|
|
|
#define RTL8188E_PHY_REG_PG "rtl8188E\\PHY_REG_PG.txt"
|
|
|
|
#define RTL8188E_PHY_REG_MP "rtl8188E\\PHY_REG_MP.txt"
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* RTL8188E Power Configuration CMDs for USB/SDIO interfaces */
|
2013-08-15 03:03:17 +00:00
|
|
|
#define Rtl8188E_NIC_PWR_ON_FLOW rtl8188E_power_on_flow
|
|
|
|
#define Rtl8188E_NIC_RF_OFF_FLOW rtl8188E_radio_off_flow
|
|
|
|
#define Rtl8188E_NIC_DISABLE_FLOW rtl8188E_card_disable_flow
|
|
|
|
#define Rtl8188E_NIC_ENABLE_FLOW rtl8188E_card_enable_flow
|
|
|
|
#define Rtl8188E_NIC_SUSPEND_FLOW rtl8188E_suspend_flow
|
|
|
|
#define Rtl8188E_NIC_RESUME_FLOW rtl8188E_resume_flow
|
|
|
|
#define Rtl8188E_NIC_PDN_FLOW rtl8188E_hwpdn_flow
|
|
|
|
#define Rtl8188E_NIC_LPS_ENTER_FLOW rtl8188E_enter_lps_flow
|
|
|
|
#define Rtl8188E_NIC_LPS_LEAVE_FLOW rtl8188E_leave_lps_flow
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
#define DRVINFO_SZ 4 /* unit is 8bytes */
|
2013-08-15 03:03:17 +00:00
|
|
|
#define PageNum_128(_Len) (u32)(((_Len)>>7) + ((_Len) & 0x7F ? 1 : 0))
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* download firmware related data structure */
|
2013-08-15 03:03:17 +00:00
|
|
|
#define FW_8188E_SIZE 0x4000 /* 16384,16k */
|
|
|
|
#define FW_8188E_START_ADDRESS 0x1000
|
2013-08-12 04:36:23 +00:00
|
|
|
#define FW_8188E_END_ADDRESS 0x1FFF /* 0x5FFF */
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
#define MAX_PAGE_SIZE 4096 /* @ page : 4k bytes */
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-15 03:03:17 +00:00
|
|
|
#define IS_FW_HEADER_EXIST(_pFwHdr) \
|
2014-11-16 00:18:30 +00:00
|
|
|
((le16_to_cpu(_pFwHdr->signature)&0xFFF0) == 0x92C0 || \
|
|
|
|
(le16_to_cpu(_pFwHdr->signature)&0xFFF0) == 0x88C0 || \
|
|
|
|
(le16_to_cpu(_pFwHdr->signature)&0xFFF0) == 0x2300 || \
|
|
|
|
(le16_to_cpu(_pFwHdr->signature)&0xFFF0) == 0x88E0)
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
#define DRIVER_EARLY_INT_TIME 0x05
|
|
|
|
#define BCN_DMA_ATIME_INT_TIME 0x02
|
|
|
|
|
2013-07-26 20:54:27 +00:00
|
|
|
enum usb_rx_agg_mode {
|
2013-05-19 04:28:07 +00:00
|
|
|
USB_RX_AGG_DISABLE,
|
|
|
|
USB_RX_AGG_DMA,
|
|
|
|
USB_RX_AGG_USB,
|
|
|
|
USB_RX_AGG_MIX
|
2013-07-26 20:54:27 +00:00
|
|
|
};
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-15 03:03:17 +00:00
|
|
|
#define MAX_RX_DMA_BUFFER_SIZE_88E \
|
|
|
|
0x2400 /* 9k for 88E nornal chip , MaxRxBuff=10k-max(TxReportSize(64*8),
|
|
|
|
* WOLPattern(16*24)) */
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-15 03:03:17 +00:00
|
|
|
#define MAX_TX_REPORT_BUFFER_SIZE 0x0400 /* 1k */
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* BK, BE, VI, VO, HCCA, MANAGEMENT, COMMAND, HIGH, BEACON. */
|
2013-08-15 03:03:17 +00:00
|
|
|
#define MAX_TX_QUEUE 9
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
#define TX_SELE_HQ BIT(0) /* High Queue */
|
|
|
|
#define TX_SELE_LQ BIT(1) /* Low Queue */
|
|
|
|
#define TX_SELE_NQ BIT(2) /* Normal Queue */
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-15 03:03:17 +00:00
|
|
|
/* Note: We will divide number of page equally for each queue other
|
|
|
|
* than public queue! */
|
2013-08-12 04:36:23 +00:00
|
|
|
/* 22k = 22528 bytes = 176 pages (@page = 128 bytes) */
|
|
|
|
/* must reserved about 7 pages for LPS => 176-7 = 169 (0xA9) */
|
2013-08-15 03:03:17 +00:00
|
|
|
/* 2*BCN / 1*ps-poll / 1*null-data /1*prob_rsp /1*QOS null-data /1*BT QOS
|
|
|
|
* null-data */
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
#define TX_TOTAL_PAGE_NUMBER_88E 0xA9/* 169 (21632=> 21k) */
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
#define TX_PAGE_BOUNDARY_88E (TX_TOTAL_PAGE_NUMBER_88E + 1)
|
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* Note: For Normal Chip Setting ,modify later */
|
2013-08-15 03:03:17 +00:00
|
|
|
#define WMM_NORMAL_TX_TOTAL_PAGE_NUMBER \
|
|
|
|
TX_TOTAL_PAGE_NUMBER_88E /* 0xA9 , 0xb0=>176=>22k */
|
|
|
|
#define WMM_NORMAL_TX_PAGE_BOUNDARY_88E \
|
|
|
|
(WMM_NORMAL_TX_TOTAL_PAGE_NUMBER + 1) /* 0xA9 */
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* Chip specific */
|
2013-05-19 04:28:07 +00:00
|
|
|
#define CHIP_BONDING_IDENTIFIER(_value) (((_value)>>22)&0x3)
|
|
|
|
#define CHIP_BONDING_92C_1T2R 0x1
|
|
|
|
#define CHIP_BONDING_88C_USB_MCARD 0x2
|
|
|
|
#define CHIP_BONDING_88C_USB_HP 0x1
|
|
|
|
#include "HalVerDef.h"
|
|
|
|
#include "hal_com.h"
|
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* Channel Plan */
|
2013-08-15 03:03:17 +00:00
|
|
|
enum ChannelPlan {
|
2013-05-19 04:28:07 +00:00
|
|
|
CHPL_FCC = 0,
|
|
|
|
CHPL_IC = 1,
|
|
|
|
CHPL_ETSI = 2,
|
2013-05-25 20:45:50 +00:00
|
|
|
CHPL_SPA = 3,
|
2013-05-19 04:28:07 +00:00
|
|
|
CHPL_FRANCE = 4,
|
|
|
|
CHPL_MKK = 5,
|
|
|
|
CHPL_MKK1 = 6,
|
|
|
|
CHPL_ISRAEL = 7,
|
|
|
|
CHPL_TELEC = 8,
|
|
|
|
CHPL_GLOBAL = 9,
|
|
|
|
CHPL_WORLD = 10,
|
|
|
|
};
|
|
|
|
|
2013-07-26 20:54:27 +00:00
|
|
|
struct txpowerinfo24g {
|
2013-08-14 17:03:28 +00:00
|
|
|
u8 IndexCCK_Base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
|
2013-09-06 03:33:51 +00:00
|
|
|
u8 IndexBW40_Base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
|
2013-08-12 04:36:23 +00:00
|
|
|
/* If only one tx, only BW20 and OFDM are used. */
|
2013-08-14 17:03:28 +00:00
|
|
|
s8 CCK_Diff[MAX_RF_PATH][MAX_TX_COUNT];
|
|
|
|
s8 OFDM_Diff[MAX_RF_PATH][MAX_TX_COUNT];
|
|
|
|
s8 BW20_Diff[MAX_RF_PATH][MAX_TX_COUNT];
|
|
|
|
s8 BW40_Diff[MAX_RF_PATH][MAX_TX_COUNT];
|
2013-07-26 20:54:27 +00:00
|
|
|
};
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-10-19 17:45:47 +00:00
|
|
|
#define EFUSE_REAL_CONTENT_LEN 512
|
|
|
|
#define EFUSE_MAX_SECTION 16
|
|
|
|
#define EFUSE_IC_ID_OFFSET 506 /* For some inferior IC purpose*/
|
|
|
|
#define AVAILABLE_EFUSE_ADDR(addr) (addr < EFUSE_REAL_CONTENT_LEN)
|
2013-08-12 04:36:23 +00:00
|
|
|
/* To prevent out of boundary programming case, */
|
|
|
|
/* leave 1byte and program full section */
|
|
|
|
/* 9bytes + 1byt + 5bytes and pre 1byte. */
|
|
|
|
/* For worst case: */
|
|
|
|
/* | 1byte|----8bytes----|1byte|--5bytes--| */
|
|
|
|
/* | | Reserved(14bytes) | */
|
2013-08-15 03:03:17 +00:00
|
|
|
|
|
|
|
/* PG data exclude header, dummy 6 bytes frome CP test and reserved 1byte. */
|
|
|
|
#define EFUSE_OOB_PROTECT_BYTES 15
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
#define HWSET_MAX_SIZE_88E 512
|
|
|
|
|
|
|
|
#define EFUSE_REAL_CONTENT_LEN_88E 256
|
|
|
|
#define EFUSE_MAP_LEN_88E 512
|
2013-10-19 17:45:47 +00:00
|
|
|
#define EFUSE_MAP_LEN EFUSE_MAP_LEN_88E
|
2013-05-19 04:28:07 +00:00
|
|
|
#define EFUSE_MAX_SECTION_88E 64
|
|
|
|
#define EFUSE_MAX_WORD_UNIT_88E 4
|
2013-08-15 03:03:17 +00:00
|
|
|
#define EFUSE_IC_ID_OFFSET_88E 506
|
|
|
|
#define AVAILABLE_EFUSE_ADDR_88E(addr) \
|
|
|
|
(addr < EFUSE_REAL_CONTENT_LEN_88E)
|
|
|
|
/* To prevent out of boundary programming case, leave 1byte and program
|
|
|
|
* full section */
|
2013-08-12 04:36:23 +00:00
|
|
|
/* 9bytes + 1byt + 5bytes and pre 1byte. */
|
|
|
|
/* For worst case: */
|
|
|
|
/* | 2byte|----8bytes----|1byte|--7bytes--| 92D */
|
2013-08-15 03:03:17 +00:00
|
|
|
/* PG data exclude header, dummy 7 bytes frome CP test and reserved 1byte. */
|
|
|
|
#define EFUSE_OOB_PROTECT_BYTES_88E 18
|
2013-05-19 04:28:07 +00:00
|
|
|
#define EFUSE_PROTECT_BYTES_BANK_88E 16
|
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* EFUSE for BT definition */
|
2013-08-15 03:03:17 +00:00
|
|
|
#define EFUSE_BT_REAL_CONTENT_LEN 1536 /* 512*3 */
|
|
|
|
#define EFUSE_BT_MAP_LEN 1024 /* 1k bytes */
|
2013-10-19 17:45:47 +00:00
|
|
|
#define EFUSE_BT_MAX_SECTION 128 /* 1024/8 */
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-15 03:03:17 +00:00
|
|
|
#define EFUSE_PROTECT_BYTES_BANK 16
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-15 03:03:17 +00:00
|
|
|
/* For RTL8723 WiFi/BT/GPS multi-function configuration. */
|
2013-07-26 20:54:27 +00:00
|
|
|
enum rt_multi_func {
|
2013-05-19 04:28:07 +00:00
|
|
|
RT_MULTI_FUNC_NONE = 0x00,
|
|
|
|
RT_MULTI_FUNC_WIFI = 0x01,
|
|
|
|
RT_MULTI_FUNC_BT = 0x02,
|
|
|
|
RT_MULTI_FUNC_GPS = 0x04,
|
2013-07-26 20:54:27 +00:00
|
|
|
};
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-10-19 17:45:47 +00:00
|
|
|
/* For RTL8723 regulator mode. */
|
2013-07-26 20:54:27 +00:00
|
|
|
enum rt_regulator_mode {
|
2013-05-19 04:28:07 +00:00
|
|
|
RT_SWITCHING_REGULATOR = 0,
|
|
|
|
RT_LDO_REGULATOR = 1,
|
2013-07-26 20:54:27 +00:00
|
|
|
};
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-07-26 20:54:27 +00:00
|
|
|
struct hal_data_8188e {
|
2013-07-22 22:43:38 +00:00
|
|
|
struct HAL_VERSION VersionID;
|
2013-08-12 04:36:23 +00:00
|
|
|
enum rt_regulator_mode RegulatorMode; /* switching regulator or LDO */
|
2013-05-19 04:28:07 +00:00
|
|
|
u16 CustomerID;
|
2014-11-16 00:18:30 +00:00
|
|
|
u8 *pfirmware;
|
|
|
|
u32 fwsize;
|
2013-05-19 04:28:07 +00:00
|
|
|
u16 FirmwareVersion;
|
|
|
|
u16 FirmwareVersionRev;
|
|
|
|
u16 FirmwareSubVersion;
|
|
|
|
u16 FirmwareSignature;
|
|
|
|
u8 PGMaxGroup;
|
2013-08-12 04:36:23 +00:00
|
|
|
/* current WIFI_PHY values */
|
2013-05-19 04:28:07 +00:00
|
|
|
u32 ReceiveConfig;
|
2013-07-26 18:36:38 +00:00
|
|
|
enum wireless_mode CurrentWirelessMode;
|
2013-07-26 21:27:19 +00:00
|
|
|
enum ht_channel_width CurrentChannelBW;
|
2013-05-19 04:28:07 +00:00
|
|
|
u8 CurrentChannel;
|
2013-08-12 04:36:23 +00:00
|
|
|
u8 nCur40MhzPrimeSC;/* Control channel sub-carrier */
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
u16 BasicRateSet;
|
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* rf_ctrl */
|
2013-05-19 04:28:07 +00:00
|
|
|
u8 rf_chip;
|
|
|
|
u8 rf_type;
|
|
|
|
u8 NumTotalRFPath;
|
|
|
|
|
|
|
|
u8 BoardType;
|
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* EEPROM setting. */
|
2013-05-19 04:28:07 +00:00
|
|
|
u16 EEPROMVID;
|
|
|
|
u16 EEPROMPID;
|
|
|
|
u16 EEPROMSVID;
|
|
|
|
u16 EEPROMSDID;
|
|
|
|
u8 EEPROMCustomerID;
|
|
|
|
u8 EEPROMSubCustomerID;
|
|
|
|
u8 EEPROMVersion;
|
|
|
|
u8 EEPROMRegulatory;
|
|
|
|
|
|
|
|
u8 bTXPowerDataReadFromEEPORM;
|
|
|
|
u8 EEPROMThermalMeter;
|
|
|
|
u8 bAPKThermalMeterIgnore;
|
|
|
|
|
2013-08-15 03:03:17 +00:00
|
|
|
bool EepromOrEfuse;
|
|
|
|
/* 92C:256bytes, 88E:512bytes, we use union set (512bytes) */
|
|
|
|
u8 EfuseMap[2][HWSET_MAX_SIZE_512];
|
|
|
|
u8 EfuseUsedPercentage;
|
|
|
|
struct efuse_hal EfuseHal;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
u8 Index24G_CCK_Base[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
|
|
|
|
u8 Index24G_BW40_Base[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
|
2013-08-12 04:36:23 +00:00
|
|
|
/* If only one tx, only BW20 and OFDM are used. */
|
2013-05-19 04:28:07 +00:00
|
|
|
s8 CCK_24G_Diff[MAX_RF_PATH][MAX_TX_COUNT];
|
|
|
|
s8 OFDM_24G_Diff[MAX_RF_PATH][MAX_TX_COUNT];
|
|
|
|
s8 BW20_24G_Diff[MAX_RF_PATH][MAX_TX_COUNT];
|
|
|
|
s8 BW40_24G_Diff[MAX_RF_PATH][MAX_TX_COUNT];
|
|
|
|
|
|
|
|
u8 TxPwrLevelCck[RF_PATH_MAX][CHANNEL_MAX_NUMBER];
|
2013-08-15 03:03:17 +00:00
|
|
|
/* For HT 40MHZ pwr */
|
|
|
|
u8 TxPwrLevelHT40_1S[RF_PATH_MAX][CHANNEL_MAX_NUMBER];
|
|
|
|
/* For HT 40MHZ pwr */
|
|
|
|
u8 TxPwrLevelHT40_2S[RF_PATH_MAX][CHANNEL_MAX_NUMBER];
|
|
|
|
/* HT 20<->40 Pwr diff */
|
|
|
|
u8 TxPwrHt20Diff[RF_PATH_MAX][CHANNEL_MAX_NUMBER];
|
|
|
|
/* For HT<->legacy pwr diff */
|
|
|
|
u8 TxPwrLegacyHtDiff[RF_PATH_MAX][CHANNEL_MAX_NUMBER];
|
2013-08-12 04:36:23 +00:00
|
|
|
/* For power group */
|
2013-05-19 04:28:07 +00:00
|
|
|
u8 PwrGroupHT20[RF_PATH_MAX][CHANNEL_MAX_NUMBER];
|
|
|
|
u8 PwrGroupHT40[RF_PATH_MAX][CHANNEL_MAX_NUMBER];
|
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
u8 LegacyHTTxPowerDiff;/* Legacy to HT rate power diff */
|
|
|
|
/* The current Tx Power Level */
|
2013-05-19 04:28:07 +00:00
|
|
|
u8 CurrentCckTxPwrIdx;
|
|
|
|
u8 CurrentOfdm24GTxPwrIdx;
|
|
|
|
u8 CurrentBW2024GTxPwrIdx;
|
|
|
|
u8 CurrentBW4024GTxPwrIdx;
|
|
|
|
|
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* Read/write are allow for following hardware information variables */
|
2013-05-19 04:28:07 +00:00
|
|
|
u8 framesync;
|
|
|
|
u32 framesyncC34;
|
|
|
|
u8 framesyncMonitor;
|
|
|
|
u8 DefaultInitialGain[4];
|
|
|
|
u8 pwrGroupCnt;
|
|
|
|
u32 MCSTxPowerLevelOriginalOffset[MAX_PG_GROUP][16];
|
|
|
|
u32 CCKTxPowerLevelOriginalOffset;
|
|
|
|
|
|
|
|
u8 CrystalCap;
|
2013-08-15 03:03:17 +00:00
|
|
|
u32 AntennaTxPath; /* Antenna path Tx */
|
|
|
|
u32 AntennaRxPath; /* Antenna path Rx */
|
2013-05-19 04:28:07 +00:00
|
|
|
u8 BluetoothCoexist;
|
|
|
|
u8 ExternalPA;
|
|
|
|
|
2013-08-15 03:03:17 +00:00
|
|
|
u8 bLedOpenDrain; /* Open-drain support for controlling the LED.*/
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
u8 b1x1RecvCombine; /* for 1T1R receive combining */
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
u32 AcParam_BE; /* Original parameter for BE, use for EDCA turbo. */
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
struct bb_reg_def PHYRegDef[4]; /* Radio A/B/C/D */
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
u32 RfRegChnlVal[2];
|
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* RDG enable */
|
2013-05-19 04:48:10 +00:00
|
|
|
bool bRDGEnable;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* for host message to fw */
|
2013-05-19 04:28:07 +00:00
|
|
|
u8 LastHMEBoxNum;
|
|
|
|
|
|
|
|
u8 fw_ractrl;
|
|
|
|
u8 RegTxPause;
|
2013-08-12 04:36:23 +00:00
|
|
|
/* Beacon function related global variable. */
|
2013-05-19 04:28:07 +00:00
|
|
|
u32 RegBcnCtrlVal;
|
|
|
|
u8 RegFwHwTxQCtrl;
|
|
|
|
u8 RegReg542;
|
|
|
|
u8 RegCR_1;
|
|
|
|
|
|
|
|
struct dm_priv dmpriv;
|
2013-07-26 16:20:42 +00:00
|
|
|
struct odm_dm_struct odmpriv;
|
2013-05-19 04:28:07 +00:00
|
|
|
struct sreset_priv srestpriv;
|
|
|
|
|
|
|
|
u8 CurAntenna;
|
|
|
|
u8 AntDivCfg;
|
|
|
|
u8 TRxAntDivType;
|
|
|
|
|
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
u8 bDumpRxPkt;/* for debug */
|
|
|
|
u8 bDumpTxPkt;/* for debug */
|
2013-08-15 03:03:17 +00:00
|
|
|
u8 FwRsvdPageStartOffset; /* Reserve page start offset except
|
|
|
|
* beacon in TxQ. */
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* 2010/08/09 MH Add CU power down mode. */
|
2013-05-19 04:48:10 +00:00
|
|
|
bool pwrdown;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* Add for dual MAC 0--Mac0 1--Mac1 */
|
2013-05-19 04:28:07 +00:00
|
|
|
u32 interfaceIndex;
|
|
|
|
|
|
|
|
u8 OutEpQueueSel;
|
|
|
|
u8 OutEpNumber;
|
|
|
|
|
2013-08-15 03:03:17 +00:00
|
|
|
/* Add for USB aggreation mode dynamic shceme. */
|
2013-05-19 04:48:10 +00:00
|
|
|
bool UsbRxHighSpeedMode;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* 2010/11/22 MH Add for slim combo debug mode selective. */
|
2013-08-15 03:03:17 +00:00
|
|
|
/* This is used for fix the drawback of CU TSMC-A/UMC-A cut.
|
|
|
|
* HW auto suspend ability. Close BT clock. */
|
2013-05-19 04:48:10 +00:00
|
|
|
bool SlimComboDbg;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
u16 EfuseUsedBytes;
|
|
|
|
|
2013-08-15 03:03:17 +00:00
|
|
|
/* Auto FSM to Turn On, include clock, isolation, power control
|
|
|
|
* for MAC only */
|
|
|
|
u8 bMacPwrCtrlOn;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
u32 UsbBulkOutSize;
|
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* Interrupt relatd register information. */
|
|
|
|
u32 IntArray[3];/* HISR0,HISR1,HSISR */
|
2013-05-19 04:28:07 +00:00
|
|
|
u32 IntrMask[3];
|
|
|
|
u8 C2hArray[16];
|
|
|
|
u8 UsbTxAggMode;
|
|
|
|
u8 UsbTxAggDescNum;
|
2013-08-15 03:03:17 +00:00
|
|
|
u16 HwRxPageSize; /* Hardware setting */
|
2013-05-19 04:28:07 +00:00
|
|
|
u32 MaxUsbRxAggBlock;
|
|
|
|
|
2013-07-26 20:54:27 +00:00
|
|
|
enum usb_rx_agg_mode UsbRxAggMode;
|
2013-08-15 03:03:17 +00:00
|
|
|
u8 UsbRxAggBlockCount; /* USB Block count. Block size is
|
|
|
|
* 512-byte in high speed and 64-byte
|
|
|
|
* in full speed */
|
2013-05-19 04:28:07 +00:00
|
|
|
u8 UsbRxAggBlockTimeout;
|
2013-08-15 03:03:17 +00:00
|
|
|
u8 UsbRxAggPageCount; /* 8192C DMA page count */
|
2013-05-19 04:28:07 +00:00
|
|
|
u8 UsbRxAggPageTimeout;
|
2013-07-26 20:54:27 +00:00
|
|
|
};
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-15 03:03:17 +00:00
|
|
|
#define GET_HAL_DATA(__pAdapter) \
|
|
|
|
((struct hal_data_8188e *)((__pAdapter)->HalData))
|
|
|
|
#define GET_RF_TYPE(priv) (GET_HAL_DATA(priv)->rf_type)
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-15 03:03:17 +00:00
|
|
|
#define INCLUDE_MULTI_FUNC_BT(_Adapter) \
|
|
|
|
(GET_HAL_DATA(_Adapter)->MultiFunc & RT_MULTI_FUNC_BT)
|
|
|
|
#define INCLUDE_MULTI_FUNC_GPS(_Adapter) \
|
|
|
|
(GET_HAL_DATA(_Adapter)->MultiFunc & RT_MULTI_FUNC_GPS)
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* rtl8188e_hal_init.c */
|
2013-08-15 03:03:17 +00:00
|
|
|
void _8051Reset88E(struct adapter *padapter);
|
|
|
|
void rtl8188e_InitializeFirmwareVars(struct adapter *padapter);
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
2013-08-15 03:03:17 +00:00
|
|
|
s32 InitLLTTable(struct adapter *padapter, u8 txpktbuf_bndy);
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* EFuse */
|
2013-08-15 03:03:17 +00:00
|
|
|
u8 GetEEPROMSize8188E(struct adapter *padapter);
|
|
|
|
void Hal_InitPGData88E(struct adapter *padapter);
|
|
|
|
void Hal_EfuseParseIDCode88E(struct adapter *padapter, u8 *hwinfo);
|
|
|
|
void Hal_ReadTxPowerInfo88E(struct adapter *padapter, u8 *hwinfo,
|
|
|
|
bool AutoLoadFail);
|
|
|
|
|
|
|
|
void Hal_EfuseParseEEPROMVer88E(struct adapter *padapter, u8 *hwinfo,
|
|
|
|
bool AutoLoadFail);
|
|
|
|
void rtl8188e_EfuseParseChnlPlan(struct adapter *padapter, u8 *hwinfo,
|
|
|
|
bool AutoLoadFail);
|
|
|
|
void Hal_EfuseParseCustomerID88E(struct adapter *padapter, u8 *hwinfo,
|
|
|
|
bool AutoLoadFail);
|
2014-11-16 00:18:30 +00:00
|
|
|
void Hal_ReadAntennaDiversity88E(struct adapter *pAdapter, u8 *PROMContent,
|
2013-08-15 03:03:17 +00:00
|
|
|
bool AutoLoadFail);
|
2014-11-16 00:18:30 +00:00
|
|
|
void Hal_ReadThermalMeter_88E(struct adapter *dapter, u8 *PROMContent,
|
2013-08-15 03:03:17 +00:00
|
|
|
bool AutoloadFail);
|
|
|
|
void Hal_EfuseParseXtal_8188E(struct adapter *pAdapter, u8 *hwinfo,
|
|
|
|
bool AutoLoadFail);
|
|
|
|
void Hal_EfuseParseBoardType88E(struct adapter *pAdapter, u8 *hwinfo,
|
|
|
|
bool AutoLoadFail);
|
|
|
|
void Hal_ReadPowerSavingMode88E(struct adapter *pAdapter, u8 *hwinfo,
|
|
|
|
bool AutoLoadFail);
|
|
|
|
|
2013-05-19 04:28:07 +00:00
|
|
|
void rtl8188e_set_hal_ops(struct hal_ops *pHalFunc);
|
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
/* register */
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-07-27 01:08:39 +00:00
|
|
|
void rtl8188e_start_thread(struct adapter *padapter);
|
|
|
|
void rtl8188e_stop_thread(struct adapter *padapter);
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2014-11-16 00:18:30 +00:00
|
|
|
s32 iol_execute(struct adapter *padapter, u8 control);
|
|
|
|
void iol_mode_enable(struct adapter *padapter, u8 enable);
|
2013-08-15 03:03:17 +00:00
|
|
|
s32 rtl8188e_iol_efuse_patch(struct adapter *padapter);
|
2013-08-09 03:23:49 +00:00
|
|
|
void rtw_cancel_all_timer(struct adapter *padapter);
|
2013-05-19 04:28:07 +00:00
|
|
|
|
2013-08-12 04:36:23 +00:00
|
|
|
#endif /* __RTL8188E_HAL_H__ */
|