2013-05-19 04:28:07 +00:00
|
|
|
|
/******************************************************************************
|
|
|
|
|
*
|
|
|
|
|
* Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
|
|
|
|
|
*
|
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
|
* under the terms of version 2 of the GNU General Public License as
|
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
|
*
|
|
|
|
|
* This program is distributed in the hope that it will be useful, but WITHOUT
|
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
|
* more details.
|
|
|
|
|
*
|
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
|
* this program; if not, write to the Free Software Foundation, Inc.,
|
|
|
|
|
* 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
|
|
|
|
|
*
|
|
|
|
|
*
|
|
|
|
|
******************************************************************************/
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
#ifndef __HALDMOUTSRC_H__
|
|
|
|
|
#define __HALDMOUTSRC_H__
|
|
|
|
|
|
|
|
|
|
//============================================================
|
|
|
|
|
// Definition
|
|
|
|
|
//============================================================
|
|
|
|
|
//
|
|
|
|
|
// 2011/09/22 MH Define all team supprt ability.
|
|
|
|
|
//
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// 2011/09/22 MH Define for all teams. Please Define the constan in your precomp header.
|
|
|
|
|
//
|
|
|
|
|
//#define DM_ODM_SUPPORT_AP 0
|
|
|
|
|
//#define DM_ODM_SUPPORT_ADSL 0
|
|
|
|
|
//#define DM_ODM_SUPPORT_CE 0
|
|
|
|
|
//#define DM_ODM_SUPPORT_MP 1
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// 2011/09/28 MH Define ODM SW team support flag.
|
|
|
|
|
//
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// Antenna Switch Relative Definition.
|
|
|
|
|
//
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// 20100503 Joseph:
|
|
|
|
|
// Add new function SwAntDivCheck8192C().
|
|
|
|
|
// This is the main function of Antenna diversity function before link.
|
|
|
|
|
// Mainly, it just retains last scan result and scan again.
|
|
|
|
|
// After that, it compares the scan result to see which one gets better RSSI.
|
|
|
|
|
// It selects antenna with better receiving power and returns better scan result.
|
|
|
|
|
//
|
|
|
|
|
#define TP_MODE 0
|
|
|
|
|
#define RSSI_MODE 1
|
|
|
|
|
#define TRAFFIC_LOW 0
|
|
|
|
|
#define TRAFFIC_HIGH 1
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
//============================================================
|
|
|
|
|
//3 Tx Power Tracking
|
|
|
|
|
//3============================================================
|
|
|
|
|
#define DPK_DELTA_MAPPING_NUM 13
|
|
|
|
|
#define index_mapping_HP_NUM 15
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
//============================================================
|
|
|
|
|
//3 PSD Handler
|
|
|
|
|
//3============================================================
|
|
|
|
|
|
|
|
|
|
#define AFH_PSD 1 //0:normal PSD scan, 1: only do 20 pts PSD
|
|
|
|
|
#define MODE_40M 0 //0:20M, 1:40M
|
|
|
|
|
#define PSD_TH2 3
|
2013-05-25 20:45:50 +00:00
|
|
|
|
#define PSD_CHM 20 // Minimum channel number for BT AFH
|
2013-05-19 04:28:07 +00:00
|
|
|
|
#define SIR_STEP_SIZE 3
|
|
|
|
|
#define Smooth_Size_1 5
|
|
|
|
|
#define Smooth_TH_1 3
|
|
|
|
|
#define Smooth_Size_2 10
|
|
|
|
|
#define Smooth_TH_2 4
|
|
|
|
|
#define Smooth_Size_3 20
|
|
|
|
|
#define Smooth_TH_3 4
|
|
|
|
|
#define Smooth_Step_Size 5
|
|
|
|
|
#define Adaptive_SIR 1
|
|
|
|
|
#define PSD_RESCAN 4
|
|
|
|
|
#define PSD_SCAN_INTERVAL 700 //ms
|
|
|
|
|
|
|
|
|
|
//8723A High Power IGI Setting
|
|
|
|
|
#define DM_DIG_HIGH_PWR_IGI_LOWER_BOUND 0x22
|
|
|
|
|
#define DM_DIG_Gmode_HIGH_PWR_IGI_LOWER_BOUND 0x28
|
|
|
|
|
#define DM_DIG_HIGH_PWR_THRESHOLD 0x3a
|
|
|
|
|
|
|
|
|
|
// LPS define
|
|
|
|
|
#define DM_DIG_FA_TH0_LPS 4 //-> 4 in lps
|
|
|
|
|
#define DM_DIG_FA_TH1_LPS 15 //-> 15 lps
|
|
|
|
|
#define DM_DIG_FA_TH2_LPS 30 //-> 30 lps
|
|
|
|
|
#define RSSI_OFFSET_DIG 0x05;
|
|
|
|
|
|
|
|
|
|
//ANT Test
|
|
|
|
|
#define ANTTESTALL 0x00 //Ant A or B will be Testing
|
|
|
|
|
#define ANTTESTA 0x01 //Ant A will be Testing
|
|
|
|
|
#define ANTTESTB 0x02 //Ant B will be testing
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
//============================================================
|
|
|
|
|
// structure and define
|
|
|
|
|
//============================================================
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// 2011/09/20 MH Add for AP/ADSLpseudo DM structuer requirement.
|
|
|
|
|
// We need to remove to other position???
|
|
|
|
|
//
|
|
|
|
|
typedef struct rtl8192cd_priv {
|
|
|
|
|
u1Byte temp;
|
|
|
|
|
|
|
|
|
|
}rtl8192cd_priv, *prtl8192cd_priv;
|
|
|
|
|
|
|
|
|
|
typedef struct _Dynamic_Initial_Gain_Threshold_
|
|
|
|
|
{
|
|
|
|
|
u1Byte Dig_Enable_Flag;
|
|
|
|
|
u1Byte Dig_Ext_Port_Stage;
|
|
|
|
|
|
|
|
|
|
int RssiLowThresh;
|
|
|
|
|
int RssiHighThresh;
|
|
|
|
|
|
|
|
|
|
u4Byte FALowThresh;
|
|
|
|
|
u4Byte FAHighThresh;
|
|
|
|
|
|
|
|
|
|
u1Byte CurSTAConnectState;
|
|
|
|
|
u1Byte PreSTAConnectState;
|
|
|
|
|
u1Byte CurMultiSTAConnectState;
|
|
|
|
|
|
|
|
|
|
u1Byte PreIGValue;
|
|
|
|
|
u1Byte CurIGValue;
|
|
|
|
|
u1Byte BackupIGValue;
|
|
|
|
|
|
|
|
|
|
s1Byte BackoffVal;
|
|
|
|
|
s1Byte BackoffVal_range_max;
|
|
|
|
|
s1Byte BackoffVal_range_min;
|
|
|
|
|
u1Byte rx_gain_range_max;
|
|
|
|
|
u1Byte rx_gain_range_min;
|
|
|
|
|
u1Byte Rssi_val_min;
|
|
|
|
|
|
|
|
|
|
u1Byte PreCCK_CCAThres;
|
|
|
|
|
u1Byte CurCCK_CCAThres;
|
|
|
|
|
u1Byte PreCCKPDState;
|
|
|
|
|
u1Byte CurCCKPDState;
|
|
|
|
|
|
|
|
|
|
u1Byte LargeFAHit;
|
|
|
|
|
u1Byte ForbiddenIGI;
|
|
|
|
|
u4Byte Recover_cnt;
|
|
|
|
|
|
|
|
|
|
u1Byte DIG_Dynamic_MIN_0;
|
|
|
|
|
u1Byte DIG_Dynamic_MIN_1;
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bMediaConnect_0;
|
|
|
|
|
bool bMediaConnect_1;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
|
u4Byte AntDiv_RSSI_max;
|
|
|
|
|
u4Byte RSSI_max;
|
|
|
|
|
}DIG_T,*pDIG_T;
|
|
|
|
|
|
|
|
|
|
typedef struct _Dynamic_Power_Saving_
|
|
|
|
|
{
|
|
|
|
|
u1Byte PreCCAState;
|
|
|
|
|
u1Byte CurCCAState;
|
|
|
|
|
|
|
|
|
|
u1Byte PreRFState;
|
|
|
|
|
u1Byte CurRFState;
|
|
|
|
|
|
|
|
|
|
int Rssi_val_min;
|
|
|
|
|
|
|
|
|
|
u1Byte initialize;
|
|
|
|
|
u4Byte Reg874,RegC70,Reg85C,RegA74;
|
|
|
|
|
|
|
|
|
|
}PS_T,*pPS_T;
|
|
|
|
|
|
2013-05-27 22:32:24 +00:00
|
|
|
|
typedef struct _false_ALARM_STATISTICS{
|
2013-05-19 04:28:07 +00:00
|
|
|
|
u4Byte Cnt_Parity_Fail;
|
|
|
|
|
u4Byte Cnt_Rate_Illegal;
|
|
|
|
|
u4Byte Cnt_Crc8_fail;
|
|
|
|
|
u4Byte Cnt_Mcs_fail;
|
|
|
|
|
u4Byte Cnt_Ofdm_fail;
|
|
|
|
|
u4Byte Cnt_Cck_fail;
|
|
|
|
|
u4Byte Cnt_all;
|
|
|
|
|
u4Byte Cnt_Fast_Fsync;
|
|
|
|
|
u4Byte Cnt_SB_Search_fail;
|
|
|
|
|
u4Byte Cnt_OFDM_CCA;
|
|
|
|
|
u4Byte Cnt_CCK_CCA;
|
|
|
|
|
u4Byte Cnt_CCA_all;
|
|
|
|
|
u4Byte Cnt_BW_USC; //Gary
|
|
|
|
|
u4Byte Cnt_BW_LSC; //Gary
|
2013-05-27 22:32:24 +00:00
|
|
|
|
}false_ALARM_STATISTICS, *Pfalse_ALARM_STATISTICS;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
|
typedef struct _Dynamic_Primary_CCA{
|
|
|
|
|
u1Byte PriCCA_flag;
|
|
|
|
|
u1Byte intf_flag;
|
|
|
|
|
u1Byte intf_type;
|
|
|
|
|
u1Byte DupRTS_flag;
|
|
|
|
|
u1Byte Monitor_flag;
|
|
|
|
|
}Pri_CCA_T, *pPri_CCA_T;
|
|
|
|
|
|
|
|
|
|
typedef struct _RX_High_Power_
|
|
|
|
|
{
|
|
|
|
|
u1Byte RXHP_flag;
|
|
|
|
|
u1Byte PSD_func_trigger;
|
|
|
|
|
u1Byte PSD_bitmap_RXHP[80];
|
|
|
|
|
u1Byte Pre_IGI;
|
|
|
|
|
u1Byte Cur_IGI;
|
|
|
|
|
u1Byte Pre_pw_th;
|
|
|
|
|
u1Byte Cur_pw_th;
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool First_time_enter;
|
|
|
|
|
bool RXHP_enable;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
u1Byte TP_Mode;
|
|
|
|
|
RT_TIMER PSDTimer;
|
|
|
|
|
}RXHP_T, *pRXHP_T;
|
|
|
|
|
|
|
|
|
|
#define ASSOCIATE_ENTRY_NUM 32 // Max size of AsocEntry[].
|
|
|
|
|
#define ODM_ASSOCIATE_ENTRY_NUM ASSOCIATE_ENTRY_NUM
|
|
|
|
|
|
|
|
|
|
// This indicates two different the steps.
|
|
|
|
|
// In SWAW_STEP_PEAK, driver needs to switch antenna and listen to the signal on the air.
|
|
|
|
|
// In SWAW_STEP_DETERMINE, driver just compares the signal captured in SWAW_STEP_PEAK
|
|
|
|
|
// with original RSSI to determine if it is necessary to switch antenna.
|
|
|
|
|
#define SWAW_STEP_PEAK 0
|
|
|
|
|
#define SWAW_STEP_DETERMINE 1
|
|
|
|
|
|
|
|
|
|
#define TP_MODE 0
|
|
|
|
|
#define RSSI_MODE 1
|
|
|
|
|
#define TRAFFIC_LOW 0
|
|
|
|
|
#define TRAFFIC_HIGH 1
|
|
|
|
|
|
|
|
|
|
typedef struct _SW_Antenna_Switch_
|
|
|
|
|
{
|
|
|
|
|
u1Byte try_flag;
|
|
|
|
|
s4Byte PreRSSI;
|
|
|
|
|
u1Byte CurAntenna;
|
|
|
|
|
u1Byte PreAntenna;
|
|
|
|
|
u1Byte RSSI_Trying;
|
|
|
|
|
u1Byte TestMode;
|
|
|
|
|
u1Byte bTriggerAntennaSwitch;
|
|
|
|
|
u1Byte SelectAntennaMap;
|
|
|
|
|
u1Byte RSSI_target;
|
|
|
|
|
|
|
|
|
|
// Before link Antenna Switch check
|
|
|
|
|
u1Byte SWAS_NoLink_State;
|
|
|
|
|
u4Byte SWAS_NoLink_BK_Reg860;
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool ANTA_ON; //To indicate Ant A is or not
|
|
|
|
|
bool ANTB_ON; //To indicate Ant B is on or not
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
|
s4Byte RSSI_sum_A;
|
|
|
|
|
s4Byte RSSI_sum_B;
|
|
|
|
|
s4Byte RSSI_cnt_A;
|
|
|
|
|
s4Byte RSSI_cnt_B;
|
|
|
|
|
|
|
|
|
|
u8Byte lastTxOkCnt;
|
|
|
|
|
u8Byte lastRxOkCnt;
|
|
|
|
|
u8Byte TXByteCnt_A;
|
|
|
|
|
u8Byte TXByteCnt_B;
|
|
|
|
|
u8Byte RXByteCnt_A;
|
|
|
|
|
u8Byte RXByteCnt_B;
|
|
|
|
|
u1Byte TrafficLoad;
|
|
|
|
|
RT_TIMER SwAntennaSwitchTimer;
|
|
|
|
|
//Hybrid Antenna Diversity
|
|
|
|
|
u4Byte CCK_Ant1_Cnt[ASSOCIATE_ENTRY_NUM];
|
|
|
|
|
u4Byte CCK_Ant2_Cnt[ASSOCIATE_ENTRY_NUM];
|
|
|
|
|
u4Byte OFDM_Ant1_Cnt[ASSOCIATE_ENTRY_NUM];
|
|
|
|
|
u4Byte OFDM_Ant2_Cnt[ASSOCIATE_ENTRY_NUM];
|
|
|
|
|
u4Byte RSSI_Ant1_Sum[ASSOCIATE_ENTRY_NUM];
|
|
|
|
|
u4Byte RSSI_Ant2_Sum[ASSOCIATE_ENTRY_NUM];
|
|
|
|
|
u1Byte TxAnt[ASSOCIATE_ENTRY_NUM];
|
|
|
|
|
u1Byte TargetSTA;
|
|
|
|
|
u1Byte antsel;
|
|
|
|
|
u1Byte RxIdleAnt;
|
|
|
|
|
}SWAT_T, *pSWAT_T;
|
|
|
|
|
|
|
|
|
|
typedef struct _EDCA_TURBO_
|
|
|
|
|
{
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bCurrentTurboEDCA;
|
|
|
|
|
bool bIsCurRDLState;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
u4Byte prv_traffic_idx; // edca turbo
|
|
|
|
|
}EDCA_T,*pEDCA_T;
|
|
|
|
|
|
|
|
|
|
typedef struct _ODM_RATE_ADAPTIVE
|
|
|
|
|
{
|
|
|
|
|
u1Byte Type; // DM_Type_ByFW/DM_Type_ByDriver
|
|
|
|
|
u1Byte HighRSSIThresh; // if RSSI > HighRSSIThresh => RATRState is DM_RATR_STA_HIGH
|
|
|
|
|
u1Byte LowRSSIThresh; // if RSSI <= LowRSSIThresh => RATRState is DM_RATR_STA_LOW
|
|
|
|
|
u1Byte RATRState; // Current RSSI level, DM_RATR_STA_HIGH/DM_RATR_STA_MIDDLE/DM_RATR_STA_LOW
|
|
|
|
|
u4Byte LastRATR; // RATR Register Content
|
|
|
|
|
|
|
|
|
|
} ODM_RATE_ADAPTIVE, *PODM_RATE_ADAPTIVE;
|
|
|
|
|
|
|
|
|
|
#define IQK_MAC_REG_NUM 4
|
|
|
|
|
#define IQK_ADDA_REG_NUM 16
|
|
|
|
|
#define IQK_BB_REG_NUM_MAX 10
|
|
|
|
|
#if (RTL8192D_SUPPORT==1)
|
|
|
|
|
#define IQK_BB_REG_NUM 10
|
|
|
|
|
#else
|
|
|
|
|
#define IQK_BB_REG_NUM 9
|
|
|
|
|
#endif
|
|
|
|
|
#define HP_THERMAL_NUM 8
|
|
|
|
|
|
|
|
|
|
#define AVG_THERMAL_NUM 8
|
|
|
|
|
#define IQK_Matrix_REG_NUM 8
|
|
|
|
|
#define IQK_Matrix_Settings_NUM 1+24+21
|
|
|
|
|
|
|
|
|
|
#define DM_Type_ByFW 0
|
|
|
|
|
#define DM_Type_ByDriver 1
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// Declare for common info
|
|
|
|
|
//
|
|
|
|
|
// Declare for common info
|
|
|
|
|
//
|
|
|
|
|
#define MAX_PATH_NUM_92CS 2
|
|
|
|
|
|
|
|
|
|
typedef struct _ODM_Phy_Status_Info_
|
|
|
|
|
{
|
|
|
|
|
u1Byte RxPWDBAll;
|
|
|
|
|
u1Byte SignalQuality; // in 0-100 index.
|
|
|
|
|
u1Byte RxMIMOSignalQuality[MAX_PATH_NUM_92CS]; //EVM
|
|
|
|
|
u1Byte RxMIMOSignalStrength[MAX_PATH_NUM_92CS];// in 0~100 index
|
|
|
|
|
s1Byte RxPower; // in dBm Translate from PWdB
|
|
|
|
|
s1Byte RecvSignalPower;// Real power in dBm for this packet, no beautification and aggregation. Keep this raw info to be used for the other procedures.
|
|
|
|
|
u1Byte BTRxRSSIPercentage;
|
|
|
|
|
u1Byte SignalStrength; // in 0-100 index.
|
|
|
|
|
u1Byte RxPwr[MAX_PATH_NUM_92CS];//per-path's pwdb
|
|
|
|
|
u1Byte RxSNR[MAX_PATH_NUM_92CS];//per-path's SNR
|
|
|
|
|
}ODM_PHY_INFO_T,*PODM_PHY_INFO_T;
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
typedef struct _ODM_Phy_Dbg_Info_
|
|
|
|
|
{
|
|
|
|
|
//ODM Write,debug info
|
|
|
|
|
s1Byte RxSNRdB[MAX_PATH_NUM_92CS];
|
|
|
|
|
u8Byte NumQryPhyStatus;
|
|
|
|
|
u8Byte NumQryPhyStatusCCK;
|
|
|
|
|
u8Byte NumQryPhyStatusOFDM;
|
|
|
|
|
//Others
|
|
|
|
|
s4Byte RxEVM[MAX_PATH_NUM_92CS];
|
|
|
|
|
|
|
|
|
|
}ODM_PHY_DBG_INFO_T;
|
|
|
|
|
|
|
|
|
|
typedef struct _ODM_Per_Pkt_Info_
|
|
|
|
|
{
|
2013-06-21 18:41:29 +00:00
|
|
|
|
s8 Rate;
|
|
|
|
|
u8 StationID;
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bPacketMatchBSSID;
|
|
|
|
|
bool bPacketToSelf;
|
|
|
|
|
bool bPacketBeacon;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
}ODM_PACKET_INFO_T,*PODM_PACKET_INFO_T;
|
|
|
|
|
|
|
|
|
|
typedef struct _ODM_Mac_Status_Info_
|
|
|
|
|
{
|
|
|
|
|
u1Byte test;
|
|
|
|
|
|
|
|
|
|
}ODM_MAC_INFO;
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
typedef enum tag_Dynamic_ODM_Support_Ability_Type
|
|
|
|
|
{
|
|
|
|
|
// BB Team
|
|
|
|
|
ODM_DIG = 0x00000001,
|
|
|
|
|
ODM_HIGH_POWER = 0x00000002,
|
|
|
|
|
ODM_CCK_CCA_TH = 0x00000004,
|
|
|
|
|
ODM_FA_STATISTICS = 0x00000008,
|
|
|
|
|
ODM_RAMASK = 0x00000010,
|
|
|
|
|
ODM_RSSI_MONITOR = 0x00000020,
|
|
|
|
|
ODM_SW_ANTDIV = 0x00000040,
|
|
|
|
|
ODM_HW_ANTDIV = 0x00000080,
|
|
|
|
|
ODM_BB_PWRSV = 0x00000100,
|
|
|
|
|
ODM_2TPATHDIV = 0x00000200,
|
|
|
|
|
ODM_1TPATHDIV = 0x00000400,
|
|
|
|
|
ODM_PSD2AFH = 0x00000800
|
|
|
|
|
}ODM_Ability_E;
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// 2011/20/20 MH For MP driver RT_WLAN_STA = STA_INFO_T
|
|
|
|
|
// Please declare below ODM relative info in your STA info structure.
|
|
|
|
|
//
|
|
|
|
|
typedef struct _ODM_STA_INFO{
|
|
|
|
|
// Driver Write
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bUsed; // record the sta status link or not?
|
2013-05-19 04:28:07 +00:00
|
|
|
|
//u1Byte WirelessMode; //
|
|
|
|
|
u1Byte IOTPeer; // Enum value. HT_IOT_PEER_E
|
|
|
|
|
|
|
|
|
|
// ODM Write
|
|
|
|
|
//1 PHY_STATUS_INFO
|
|
|
|
|
u1Byte RSSI_Path[4]; //
|
|
|
|
|
u1Byte RSSI_Ave;
|
|
|
|
|
u1Byte RXEVM[4];
|
|
|
|
|
u1Byte RXSNR[4];
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// Please use compile flag to disable the struictrue for other IC except 88E.
|
|
|
|
|
// Move To lower layer.
|
|
|
|
|
//
|
|
|
|
|
// ODM Write Wilson will handle this part(said by Luke.Lee)
|
|
|
|
|
|
|
|
|
|
}ODM_STA_INFO_T, *PODM_STA_INFO_T;
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// 2011/10/20 MH Define Common info enum for all team.
|
|
|
|
|
//
|
|
|
|
|
typedef enum _ODM_Common_Info_Definition
|
|
|
|
|
{
|
|
|
|
|
//-------------REMOVED CASE-----------//
|
|
|
|
|
//ODM_CMNINFO_CCK_HP,
|
|
|
|
|
//ODM_CMNINFO_RFPATH_ENABLE, // Define as ODM write???
|
|
|
|
|
//ODM_CMNINFO_BT_COEXIST, // ODM_BT_COEXIST_E
|
|
|
|
|
//ODM_CMNINFO_OP_MODE, // ODM_OPERATION_MODE_E
|
|
|
|
|
//-------------REMOVED CASE-----------//
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// Fixed value:
|
|
|
|
|
//
|
|
|
|
|
|
|
|
|
|
//-----------HOOK BEFORE REG INIT-----------//
|
|
|
|
|
ODM_CMNINFO_PLATFORM = 0,
|
|
|
|
|
ODM_CMNINFO_ABILITY, // ODM_ABILITY_E
|
|
|
|
|
ODM_CMNINFO_INTERFACE, // ODM_INTERFACE_E
|
|
|
|
|
ODM_CMNINFO_MP_TEST_CHIP,
|
|
|
|
|
ODM_CMNINFO_IC_TYPE, // ODM_IC_TYPE_E
|
|
|
|
|
ODM_CMNINFO_CUT_VER, // ODM_CUT_VERSION_E
|
|
|
|
|
ODM_CMNINFO_FAB_VER, // ODM_FAB_E
|
|
|
|
|
ODM_CMNINFO_RF_TYPE, // ODM_RF_PATH_E or ODM_RF_TYPE_E?
|
|
|
|
|
ODM_CMNINFO_BOARD_TYPE, // ODM_BOARD_TYPE_E
|
2013-05-27 22:32:24 +00:00
|
|
|
|
ODM_CMNINFO_EXT_LNA, // true
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_CMNINFO_EXT_PA,
|
|
|
|
|
ODM_CMNINFO_EXT_TRSW,
|
|
|
|
|
ODM_CMNINFO_PATCH_ID, //CUSTOMER ID
|
|
|
|
|
ODM_CMNINFO_BINHCT_TEST,
|
|
|
|
|
ODM_CMNINFO_BWIFI_TEST,
|
|
|
|
|
ODM_CMNINFO_SMART_CONCURRENT,
|
|
|
|
|
//-----------HOOK BEFORE REG INIT-----------//
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// Dynamic value:
|
|
|
|
|
//
|
|
|
|
|
//--------- POINTER REFERENCE-----------//
|
|
|
|
|
ODM_CMNINFO_MAC_PHY_MODE, // ODM_MAC_PHY_MODE_E
|
|
|
|
|
ODM_CMNINFO_TX_UNI,
|
|
|
|
|
ODM_CMNINFO_RX_UNI,
|
|
|
|
|
ODM_CMNINFO_WM_MODE, // ODM_WIRELESS_MODE_E
|
|
|
|
|
ODM_CMNINFO_BAND, // ODM_BAND_TYPE_E
|
|
|
|
|
ODM_CMNINFO_SEC_CHNL_OFFSET, // ODM_SEC_CHNL_OFFSET_E
|
|
|
|
|
ODM_CMNINFO_SEC_MODE, // ODM_SECURITY_E
|
|
|
|
|
ODM_CMNINFO_BW, // ODM_BW_E
|
|
|
|
|
ODM_CMNINFO_CHNL,
|
|
|
|
|
|
|
|
|
|
ODM_CMNINFO_DMSP_GET_VALUE,
|
|
|
|
|
ODM_CMNINFO_BUDDY_ADAPTOR,
|
|
|
|
|
ODM_CMNINFO_DMSP_IS_MASTER,
|
|
|
|
|
ODM_CMNINFO_SCAN,
|
|
|
|
|
ODM_CMNINFO_POWER_SAVING,
|
|
|
|
|
ODM_CMNINFO_ONE_PATH_CCA, // ODM_CCA_PATH_E
|
|
|
|
|
ODM_CMNINFO_DRV_STOP,
|
|
|
|
|
ODM_CMNINFO_PNP_IN,
|
|
|
|
|
ODM_CMNINFO_INIT_ON,
|
|
|
|
|
ODM_CMNINFO_ANT_TEST,
|
|
|
|
|
ODM_CMNINFO_NET_CLOSED,
|
|
|
|
|
ODM_CMNINFO_MP_MODE,
|
|
|
|
|
//--------- POINTER REFERENCE-----------//
|
|
|
|
|
|
|
|
|
|
//------------CALL BY VALUE-------------//
|
|
|
|
|
ODM_CMNINFO_WIFI_DIRECT,
|
|
|
|
|
ODM_CMNINFO_WIFI_DISPLAY,
|
|
|
|
|
ODM_CMNINFO_LINK,
|
|
|
|
|
ODM_CMNINFO_RSSI_MIN,
|
|
|
|
|
ODM_CMNINFO_DBG_COMP, // u8Byte
|
|
|
|
|
ODM_CMNINFO_DBG_LEVEL, // u4Byte
|
|
|
|
|
ODM_CMNINFO_RA_THRESHOLD_HIGH, // u1Byte
|
|
|
|
|
ODM_CMNINFO_RA_THRESHOLD_LOW, // u1Byte
|
|
|
|
|
ODM_CMNINFO_RF_ANTENNA_TYPE, // u1Byte
|
|
|
|
|
ODM_CMNINFO_BT_DISABLED,
|
|
|
|
|
ODM_CMNINFO_BT_OPERATION,
|
|
|
|
|
ODM_CMNINFO_BT_DIG,
|
|
|
|
|
ODM_CMNINFO_BT_BUSY, //Check Bt is using or not//neil
|
|
|
|
|
ODM_CMNINFO_BT_DISABLE_EDCA,
|
|
|
|
|
//------------CALL BY VALUE-------------//
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// Dynamic ptr array hook itms.
|
|
|
|
|
//
|
|
|
|
|
ODM_CMNINFO_STA_STATUS,
|
|
|
|
|
ODM_CMNINFO_PHY_STATUS,
|
|
|
|
|
ODM_CMNINFO_MAC_STATUS,
|
|
|
|
|
|
|
|
|
|
ODM_CMNINFO_MAX,
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
}ODM_CMNINFO_E;
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// 2011/10/20 MH Define ODM support ability. ODM_CMNINFO_ABILITY
|
|
|
|
|
//
|
|
|
|
|
typedef enum _ODM_Support_Ability_Definition
|
|
|
|
|
{
|
|
|
|
|
//
|
|
|
|
|
// BB ODM section BIT 0-15
|
|
|
|
|
//
|
|
|
|
|
ODM_BB_DIG = BIT0,
|
|
|
|
|
ODM_BB_RA_MASK = BIT1,
|
|
|
|
|
ODM_BB_DYNAMIC_TXPWR = BIT2,
|
|
|
|
|
ODM_BB_FA_CNT = BIT3,
|
|
|
|
|
ODM_BB_RSSI_MONITOR = BIT4,
|
|
|
|
|
ODM_BB_CCK_PD = BIT5,
|
|
|
|
|
ODM_BB_ANT_DIV = BIT6,
|
|
|
|
|
ODM_BB_PWR_SAVE = BIT7,
|
2013-05-25 20:45:50 +00:00
|
|
|
|
ODM_BB_PWR_TRA = BIT8,
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_BB_RATE_ADAPTIVE = BIT9,
|
|
|
|
|
ODM_BB_PATH_DIV = BIT10,
|
|
|
|
|
ODM_BB_PSD = BIT11,
|
|
|
|
|
ODM_BB_RXHP = BIT12,
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// MAC DM section BIT 16-23
|
|
|
|
|
//
|
|
|
|
|
ODM_MAC_EDCA_TURBO = BIT16,
|
|
|
|
|
ODM_MAC_EARLY_MODE = BIT17,
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// RF ODM section BIT 24-31
|
|
|
|
|
//
|
|
|
|
|
ODM_RF_TX_PWR_TRACK = BIT24,
|
|
|
|
|
ODM_RF_RX_GAIN_TRACK = BIT25,
|
|
|
|
|
ODM_RF_CALIBRATION = BIT26,
|
|
|
|
|
|
|
|
|
|
}ODM_ABILITY_E;
|
|
|
|
|
|
|
|
|
|
// ODM_CMNINFO_INTERFACE
|
|
|
|
|
typedef enum tag_ODM_Support_Interface_Definition
|
|
|
|
|
{
|
|
|
|
|
ODM_ITRF_PCIE = 0x1,
|
|
|
|
|
ODM_ITRF_USB = 0x2,
|
|
|
|
|
ODM_ITRF_SDIO = 0x4,
|
|
|
|
|
ODM_ITRF_ALL = 0x7,
|
|
|
|
|
}ODM_INTERFACE_E;
|
|
|
|
|
|
|
|
|
|
// ODM_CMNINFO_IC_TYPE
|
|
|
|
|
typedef enum tag_ODM_Support_IC_Type_Definition
|
|
|
|
|
{
|
|
|
|
|
ODM_RTL8192S = BIT0,
|
|
|
|
|
ODM_RTL8192C = BIT1,
|
|
|
|
|
ODM_RTL8192D = BIT2,
|
|
|
|
|
ODM_RTL8723A = BIT3,
|
|
|
|
|
ODM_RTL8188E = BIT4,
|
|
|
|
|
ODM_RTL8812 = BIT5,
|
|
|
|
|
ODM_RTL8821 = BIT6,
|
|
|
|
|
}ODM_IC_TYPE_E;
|
|
|
|
|
|
|
|
|
|
#define ODM_IC_11N_SERIES (ODM_RTL8192S|ODM_RTL8192C|ODM_RTL8192D|ODM_RTL8723A|ODM_RTL8188E)
|
|
|
|
|
#define ODM_IC_11AC_SERIES (ODM_RTL8812)
|
|
|
|
|
|
|
|
|
|
//ODM_CMNINFO_CUT_VER
|
|
|
|
|
typedef enum tag_ODM_Cut_Version_Definition
|
|
|
|
|
{
|
|
|
|
|
ODM_CUT_A = 1,
|
|
|
|
|
ODM_CUT_B = 2,
|
|
|
|
|
ODM_CUT_C = 3,
|
|
|
|
|
ODM_CUT_D = 4,
|
|
|
|
|
ODM_CUT_E = 5,
|
|
|
|
|
ODM_CUT_F = 6,
|
|
|
|
|
ODM_CUT_TEST = 7,
|
|
|
|
|
}ODM_CUT_VERSION_E;
|
|
|
|
|
|
|
|
|
|
// ODM_CMNINFO_FAB_VER
|
|
|
|
|
typedef enum tag_ODM_Fab_Version_Definition
|
|
|
|
|
{
|
|
|
|
|
ODM_TSMC = 0,
|
|
|
|
|
ODM_UMC = 1,
|
|
|
|
|
}ODM_FAB_E;
|
|
|
|
|
|
|
|
|
|
// ODM_CMNINFO_RF_TYPE
|
|
|
|
|
//
|
|
|
|
|
// For example 1T2R (A+AB = BIT0|BIT4|BIT5)
|
|
|
|
|
//
|
|
|
|
|
typedef enum tag_ODM_RF_Path_Bit_Definition
|
|
|
|
|
{
|
|
|
|
|
ODM_RF_TX_A = BIT0,
|
|
|
|
|
ODM_RF_TX_B = BIT1,
|
|
|
|
|
ODM_RF_TX_C = BIT2,
|
|
|
|
|
ODM_RF_TX_D = BIT3,
|
|
|
|
|
ODM_RF_RX_A = BIT4,
|
|
|
|
|
ODM_RF_RX_B = BIT5,
|
|
|
|
|
ODM_RF_RX_C = BIT6,
|
|
|
|
|
ODM_RF_RX_D = BIT7,
|
|
|
|
|
}ODM_RF_PATH_E;
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
typedef enum tag_ODM_RF_Type_Definition
|
|
|
|
|
{
|
|
|
|
|
ODM_1T1R = 0,
|
|
|
|
|
ODM_1T2R = 1,
|
|
|
|
|
ODM_2T2R = 2,
|
|
|
|
|
ODM_2T3R = 3,
|
|
|
|
|
ODM_2T4R = 4,
|
|
|
|
|
ODM_3T3R = 5,
|
|
|
|
|
ODM_3T4R = 6,
|
|
|
|
|
ODM_4T4R = 7,
|
|
|
|
|
}ODM_RF_TYPE_E;
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// ODM Dynamic common info value definition
|
|
|
|
|
//
|
|
|
|
|
|
|
|
|
|
//typedef enum _MACPHY_MODE_8192D{
|
|
|
|
|
// SINGLEMAC_SINGLEPHY,
|
|
|
|
|
// DUALMAC_DUALPHY,
|
|
|
|
|
// DUALMAC_SINGLEPHY,
|
|
|
|
|
//}MACPHY_MODE_8192D,*PMACPHY_MODE_8192D;
|
|
|
|
|
// Above is the original define in MP driver. Please use the same define. THX.
|
|
|
|
|
typedef enum tag_ODM_MAC_PHY_Mode_Definition
|
|
|
|
|
{
|
|
|
|
|
ODM_SMSP = 0,
|
|
|
|
|
ODM_DMSP = 1,
|
|
|
|
|
ODM_DMDP = 2,
|
|
|
|
|
}ODM_MAC_PHY_MODE_E;
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
typedef enum tag_BT_Coexist_Definition
|
|
|
|
|
{
|
|
|
|
|
ODM_BT_BUSY = 1,
|
|
|
|
|
ODM_BT_ON = 2,
|
|
|
|
|
ODM_BT_OFF = 3,
|
|
|
|
|
ODM_BT_NONE = 4,
|
|
|
|
|
}ODM_BT_COEXIST_E;
|
|
|
|
|
|
|
|
|
|
// ODM_CMNINFO_OP_MODE
|
|
|
|
|
typedef enum tag_Operation_Mode_Definition
|
|
|
|
|
{
|
|
|
|
|
ODM_NO_LINK = BIT0,
|
|
|
|
|
ODM_LINK = BIT1,
|
|
|
|
|
ODM_SCAN = BIT2,
|
|
|
|
|
ODM_POWERSAVE = BIT3,
|
|
|
|
|
ODM_AP_MODE = BIT4,
|
|
|
|
|
ODM_CLIENT_MODE = BIT5,
|
|
|
|
|
ODM_AD_HOC = BIT6,
|
|
|
|
|
ODM_WIFI_DIRECT = BIT7,
|
|
|
|
|
ODM_WIFI_DISPLAY = BIT8,
|
|
|
|
|
}ODM_OPERATION_MODE_E;
|
|
|
|
|
|
|
|
|
|
// ODM_CMNINFO_WM_MODE
|
|
|
|
|
typedef enum tag_Wireless_Mode_Definition
|
|
|
|
|
{
|
|
|
|
|
ODM_WM_UNKNOW = 0x0,
|
|
|
|
|
ODM_WM_B = BIT0,
|
|
|
|
|
ODM_WM_G = BIT1,
|
|
|
|
|
ODM_WM_A = BIT2,
|
|
|
|
|
ODM_WM_N24G = BIT3,
|
|
|
|
|
ODM_WM_N5G = BIT4,
|
|
|
|
|
ODM_WM_AUTO = BIT5,
|
|
|
|
|
ODM_WM_AC = BIT6,
|
|
|
|
|
}ODM_WIRELESS_MODE_E;
|
|
|
|
|
|
|
|
|
|
// ODM_CMNINFO_BAND
|
|
|
|
|
typedef enum tag_Band_Type_Definition
|
|
|
|
|
{
|
|
|
|
|
ODM_BAND_2_4G = BIT0,
|
|
|
|
|
ODM_BAND_5G = BIT1,
|
|
|
|
|
|
|
|
|
|
}ODM_BAND_TYPE_E;
|
|
|
|
|
|
|
|
|
|
// ODM_CMNINFO_SEC_CHNL_OFFSET
|
|
|
|
|
typedef enum tag_Secondary_Channel_Offset_Definition
|
|
|
|
|
{
|
|
|
|
|
ODM_DONT_CARE = 0,
|
|
|
|
|
ODM_BELOW = 1,
|
|
|
|
|
ODM_ABOVE = 2
|
|
|
|
|
}ODM_SEC_CHNL_OFFSET_E;
|
|
|
|
|
|
|
|
|
|
// ODM_CMNINFO_SEC_MODE
|
|
|
|
|
typedef enum tag_Security_Definition
|
|
|
|
|
{
|
|
|
|
|
ODM_SEC_OPEN = 0,
|
|
|
|
|
ODM_SEC_WEP40 = 1,
|
|
|
|
|
ODM_SEC_TKIP = 2,
|
|
|
|
|
ODM_SEC_RESERVE = 3,
|
|
|
|
|
ODM_SEC_AESCCMP = 4,
|
|
|
|
|
ODM_SEC_WEP104 = 5,
|
|
|
|
|
ODM_WEP_WPA_MIXED = 6, // WEP + WPA
|
|
|
|
|
ODM_SEC_SMS4 = 7,
|
|
|
|
|
}ODM_SECURITY_E;
|
|
|
|
|
|
|
|
|
|
// ODM_CMNINFO_BW
|
|
|
|
|
typedef enum tag_Bandwidth_Definition
|
|
|
|
|
{
|
|
|
|
|
ODM_BW20M = 0,
|
|
|
|
|
ODM_BW40M = 1,
|
|
|
|
|
ODM_BW80M = 2,
|
|
|
|
|
ODM_BW160M = 3,
|
|
|
|
|
ODM_BW10M = 4,
|
|
|
|
|
}ODM_BW_E;
|
|
|
|
|
|
|
|
|
|
// ODM_CMNINFO_CHNL
|
|
|
|
|
|
|
|
|
|
// ODM_CMNINFO_BOARD_TYPE
|
|
|
|
|
typedef enum tag_Board_Definition
|
|
|
|
|
{
|
|
|
|
|
ODM_BOARD_NORMAL = 0,
|
|
|
|
|
ODM_BOARD_HIGHPWR = 1,
|
|
|
|
|
ODM_BOARD_MINICARD = 2,
|
|
|
|
|
ODM_BOARD_SLIM = 3,
|
|
|
|
|
ODM_BOARD_COMBO = 4,
|
|
|
|
|
|
|
|
|
|
}ODM_BOARD_TYPE_E;
|
|
|
|
|
|
|
|
|
|
// ODM_CMNINFO_ONE_PATH_CCA
|
|
|
|
|
typedef enum tag_CCA_Path
|
|
|
|
|
{
|
|
|
|
|
ODM_CCA_2R = 0,
|
|
|
|
|
ODM_CCA_1R_A = 1,
|
|
|
|
|
ODM_CCA_1R_B = 2,
|
|
|
|
|
}ODM_CCA_PATH_E;
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
typedef struct _ODM_RA_Info_
|
|
|
|
|
{
|
|
|
|
|
u1Byte RateID;
|
|
|
|
|
u4Byte RateMask;
|
|
|
|
|
u4Byte RAUseRate;
|
|
|
|
|
u1Byte RateSGI;
|
|
|
|
|
u1Byte RssiStaRA;
|
|
|
|
|
u1Byte PreRssiStaRA;
|
|
|
|
|
u1Byte SGIEnable;
|
|
|
|
|
u1Byte DecisionRate;
|
|
|
|
|
u1Byte PreRate;
|
|
|
|
|
u1Byte HighestRate;
|
|
|
|
|
u1Byte LowestRate;
|
|
|
|
|
u4Byte NscUp;
|
|
|
|
|
u4Byte NscDown;
|
|
|
|
|
u2Byte RTY[5];
|
|
|
|
|
u4Byte TOTAL;
|
|
|
|
|
u2Byte DROP;
|
|
|
|
|
u1Byte Active;
|
|
|
|
|
u2Byte RptTime;
|
|
|
|
|
u1Byte RAWaitingCounter;
|
|
|
|
|
u1Byte RAPendingCounter;
|
|
|
|
|
u1Byte PTActive; // on or off
|
|
|
|
|
u1Byte PTTryState; // 0 trying state, 1 for decision state
|
|
|
|
|
u1Byte PTStage; // 0~6
|
|
|
|
|
u1Byte PTStopCount; //Stop PT counter
|
|
|
|
|
u1Byte PTPreRate; // if rate change do PT
|
|
|
|
|
u1Byte PTPreRssi; // if RSSI change 5% do PT
|
|
|
|
|
u1Byte PTModeSS; // decide whitch rate should do PT
|
|
|
|
|
u1Byte RAstage; // StageRA, decide how many times RA will be done between PT
|
|
|
|
|
u1Byte PTSmoothFactor;
|
|
|
|
|
} ODM_RA_INFO_T,*PODM_RA_INFO_T;
|
|
|
|
|
|
|
|
|
|
typedef struct _IQK_MATRIX_REGS_SETTING{
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bIQKDone;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
s4Byte Value[1][IQK_Matrix_REG_NUM];
|
|
|
|
|
}IQK_MATRIX_REGS_SETTING,*PIQK_MATRIX_REGS_SETTING;
|
|
|
|
|
|
|
|
|
|
typedef struct ODM_RF_Calibration_Structure
|
|
|
|
|
{
|
|
|
|
|
//for tx power tracking
|
|
|
|
|
|
|
|
|
|
u4Byte RegA24; // for TempCCK
|
|
|
|
|
s4Byte RegE94;
|
|
|
|
|
s4Byte RegE9C;
|
|
|
|
|
s4Byte RegEB4;
|
|
|
|
|
s4Byte RegEBC;
|
|
|
|
|
|
|
|
|
|
//u1Byte bTXPowerTracking;
|
|
|
|
|
u1Byte TXPowercount;
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bTXPowerTrackingInit;
|
|
|
|
|
bool bTXPowerTracking;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
u1Byte TxPowerTrackControl; //for mp mode, turn off txpwrtracking as default
|
|
|
|
|
u1Byte TM_Trigger;
|
|
|
|
|
u1Byte InternalPA5G[2]; //pathA / pathB
|
|
|
|
|
|
|
|
|
|
u1Byte ThermalMeter[2]; // ThermalMeter, index 0 for RFIC0, and 1 for RFIC1
|
|
|
|
|
u1Byte ThermalValue;
|
|
|
|
|
u1Byte ThermalValue_LCK;
|
|
|
|
|
u1Byte ThermalValue_IQK;
|
|
|
|
|
u1Byte ThermalValue_DPK;
|
|
|
|
|
u1Byte ThermalValue_AVG[AVG_THERMAL_NUM];
|
|
|
|
|
u1Byte ThermalValue_AVG_index;
|
|
|
|
|
u1Byte ThermalValue_RxGain;
|
|
|
|
|
u1Byte ThermalValue_Crystal;
|
|
|
|
|
u1Byte ThermalValue_DPKstore;
|
|
|
|
|
u1Byte ThermalValue_DPKtrack;
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool TxPowerTrackingInProgress;
|
|
|
|
|
bool bDPKenable;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bReloadtxpowerindex;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
u1Byte bRfPiEnable;
|
|
|
|
|
u4Byte TXPowerTrackingCallbackCnt; //cosa add for debug
|
|
|
|
|
|
|
|
|
|
u1Byte bCCKinCH14;
|
|
|
|
|
u1Byte CCK_index;
|
|
|
|
|
u1Byte OFDM_index[2];
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bDoneTxpower;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
|
u1Byte ThermalValue_HP[HP_THERMAL_NUM];
|
|
|
|
|
u1Byte ThermalValue_HP_index;
|
|
|
|
|
IQK_MATRIX_REGS_SETTING IQKMatrixRegSetting[IQK_Matrix_Settings_NUM];
|
|
|
|
|
|
|
|
|
|
u1Byte Delta_IQK;
|
|
|
|
|
u1Byte Delta_LCK;
|
|
|
|
|
|
|
|
|
|
//for IQK
|
|
|
|
|
u4Byte RegC04;
|
|
|
|
|
u4Byte Reg874;
|
|
|
|
|
u4Byte RegC08;
|
|
|
|
|
u4Byte RegB68;
|
|
|
|
|
u4Byte RegB6C;
|
|
|
|
|
u4Byte Reg870;
|
|
|
|
|
u4Byte Reg860;
|
|
|
|
|
u4Byte Reg864;
|
|
|
|
|
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bIQKInitialized;
|
|
|
|
|
bool bLCKInProgress;
|
|
|
|
|
bool bAntennaDetected;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
u4Byte ADDA_backup[IQK_ADDA_REG_NUM];
|
|
|
|
|
u4Byte IQK_MAC_backup[IQK_MAC_REG_NUM];
|
|
|
|
|
u4Byte IQK_BB_backup_recover[9];
|
|
|
|
|
u4Byte IQK_BB_backup[IQK_BB_REG_NUM];
|
|
|
|
|
|
|
|
|
|
//for APK
|
|
|
|
|
u4Byte APKoutput[2][2]; //path A/B; output1_1a/output1_2a
|
|
|
|
|
u1Byte bAPKdone;
|
|
|
|
|
u1Byte bAPKThermalMeterIgnore;
|
|
|
|
|
u1Byte bDPdone;
|
|
|
|
|
u1Byte bDPPathAOK;
|
|
|
|
|
u1Byte bDPPathBOK;
|
|
|
|
|
}ODM_RF_CAL_T,*PODM_RF_CAL_T;
|
|
|
|
|
//
|
|
|
|
|
// ODM Dynamic common info value definition
|
|
|
|
|
//
|
|
|
|
|
|
|
|
|
|
typedef struct _FAST_ANTENNA_TRAINNING_
|
|
|
|
|
{
|
|
|
|
|
u1Byte Bssid[6];
|
|
|
|
|
u1Byte antsel_rx_keep_0;
|
|
|
|
|
u1Byte antsel_rx_keep_1;
|
|
|
|
|
u1Byte antsel_rx_keep_2;
|
|
|
|
|
u4Byte antSumRSSI[7];
|
|
|
|
|
u4Byte antRSSIcnt[7];
|
|
|
|
|
u4Byte antAveRSSI[7];
|
|
|
|
|
u1Byte FAT_State;
|
|
|
|
|
u4Byte TrainIdx;
|
|
|
|
|
u1Byte antsel_a[ODM_ASSOCIATE_ENTRY_NUM];
|
|
|
|
|
u1Byte antsel_b[ODM_ASSOCIATE_ENTRY_NUM];
|
|
|
|
|
u1Byte antsel_c[ODM_ASSOCIATE_ENTRY_NUM];
|
|
|
|
|
u4Byte MainAnt_Sum[ODM_ASSOCIATE_ENTRY_NUM];
|
|
|
|
|
u4Byte AuxAnt_Sum[ODM_ASSOCIATE_ENTRY_NUM];
|
|
|
|
|
u4Byte MainAnt_Cnt[ODM_ASSOCIATE_ENTRY_NUM];
|
|
|
|
|
u4Byte AuxAnt_Cnt[ODM_ASSOCIATE_ENTRY_NUM];
|
|
|
|
|
u1Byte RxIdleAnt;
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bBecomeLinked;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
|
}FAT_T,*pFAT_T;
|
|
|
|
|
|
|
|
|
|
typedef enum _FAT_STATE
|
|
|
|
|
{
|
|
|
|
|
FAT_NORMAL_STATE = 0,
|
|
|
|
|
FAT_TRAINING_STATE = 1,
|
|
|
|
|
}FAT_STATE_E, *PFAT_STATE_E;
|
|
|
|
|
|
|
|
|
|
typedef enum _ANT_DIV_TYPE
|
|
|
|
|
{
|
|
|
|
|
NO_ANTDIV = 0xFF,
|
|
|
|
|
CG_TRX_HW_ANTDIV = 0x01,
|
|
|
|
|
CGCS_RX_HW_ANTDIV = 0x02,
|
|
|
|
|
FIXED_HW_ANTDIV = 0x03,
|
|
|
|
|
CG_TRX_SMART_ANTDIV = 0x04,
|
|
|
|
|
CGCS_RX_SW_ANTDIV = 0x05,
|
|
|
|
|
|
|
|
|
|
}ANT_DIV_TYPE_E, *PANT_DIV_TYPE_E;
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// 2011/09/22 MH Copy from SD4 defined structure. We use to support PHY DM integration.
|
|
|
|
|
//
|
|
|
|
|
typedef struct DM_Out_Source_Dynamic_Mechanism_Structure
|
|
|
|
|
{
|
|
|
|
|
//RT_TIMER FastAntTrainingTimer;
|
|
|
|
|
//
|
|
|
|
|
// Add for different team use temporarily
|
|
|
|
|
//
|
|
|
|
|
PADAPTER Adapter; // For CE/NIC team
|
|
|
|
|
prtl8192cd_priv priv; // For AP/ADSL team
|
|
|
|
|
// WHen you use Adapter or priv pointer, you must make sure the pointer is ready.
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool odm_ready;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
|
rtl8192cd_priv fake_priv;
|
|
|
|
|
u8Byte DebugComponents;
|
|
|
|
|
u4Byte DebugLevel;
|
|
|
|
|
|
|
|
|
|
//------ ODM HANDLE, DRIVER NEEDS NOT TO HOOK------//
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bCckHighPower;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
u1Byte RFPathRxEnable; // ODM_CMNINFO_RFPATH_ENABLE
|
|
|
|
|
u1Byte ControlChannel;
|
|
|
|
|
//------ ODM HANDLE, DRIVER NEEDS NOT TO HOOK------//
|
|
|
|
|
|
|
|
|
|
//1 COMMON INFORMATION
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// Init Value
|
|
|
|
|
//
|
|
|
|
|
//-----------HOOK BEFORE REG INIT-----------//
|
|
|
|
|
// ODM Platform info AP/ADSL/CE/MP = 1/2/3/4
|
|
|
|
|
u1Byte SupportPlatform;
|
|
|
|
|
// ODM Support Ability DIG/RATR/TX_PWR_TRACK/ <20>K<EFBFBD>K = 1/2/3/<2F>K
|
|
|
|
|
u4Byte SupportAbility;
|
|
|
|
|
// ODM PCIE/USB/SDIO/GSPI = 0/1/2/3
|
|
|
|
|
u1Byte SupportInterface;
|
|
|
|
|
// ODM composite or independent. Bit oriented/ 92C+92D+ .... or any other type = 1/2/3/...
|
|
|
|
|
u4Byte SupportICType;
|
|
|
|
|
// Cut Version TestChip/A-cut/B-cut... = 0/1/2/3/...
|
|
|
|
|
u1Byte CutVersion;
|
|
|
|
|
// Fab Version TSMC/UMC = 0/1
|
|
|
|
|
u1Byte FabVersion;
|
|
|
|
|
// RF Type 4T4R/3T3R/2T2R/1T2R/1T1R/...
|
|
|
|
|
u1Byte RFType;
|
|
|
|
|
// Board Type Normal/HighPower/MiniCard/SLIM/Combo/... = 0/1/2/3/4/...
|
|
|
|
|
u1Byte BoardType;
|
|
|
|
|
// with external LNA NO/Yes = 0/1
|
|
|
|
|
u1Byte ExtLNA;
|
|
|
|
|
// with external PA NO/Yes = 0/1
|
|
|
|
|
u1Byte ExtPA;
|
|
|
|
|
// with external TRSW NO/Yes = 0/1
|
|
|
|
|
u1Byte ExtTRSW;
|
|
|
|
|
u1Byte PatchID; //Customer ID
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bInHctTest;
|
|
|
|
|
bool bWIFITest;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bDualMacSmartConcurrent;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
u4Byte BK_SupportAbility;
|
|
|
|
|
u1Byte AntDivType;
|
|
|
|
|
//-----------HOOK BEFORE REG INIT-----------//
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// Dynamic Value
|
|
|
|
|
//
|
|
|
|
|
//--------- POINTER REFERENCE-----------//
|
|
|
|
|
|
|
|
|
|
u1Byte u1Byte_temp;
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bool_temp;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
PADAPTER PADAPTER_temp;
|
|
|
|
|
|
|
|
|
|
// MAC PHY Mode SMSP/DMSP/DMDP = 0/1/2
|
|
|
|
|
u1Byte *pMacPhyMode;
|
|
|
|
|
//TX Unicast byte count
|
|
|
|
|
u8Byte *pNumTxBytesUnicast;
|
|
|
|
|
//RX Unicast byte count
|
|
|
|
|
u8Byte *pNumRxBytesUnicast;
|
|
|
|
|
// Wireless mode B/G/A/N = BIT0/BIT1/BIT2/BIT3
|
|
|
|
|
u1Byte *pWirelessMode; //ODM_WIRELESS_MODE_E
|
|
|
|
|
// Frequence band 2.4G/5G = 0/1
|
|
|
|
|
u1Byte *pBandType;
|
|
|
|
|
// Secondary channel offset don't_care/below/above = 0/1/2
|
|
|
|
|
u1Byte *pSecChOffset;
|
|
|
|
|
// Security mode Open/WEP/AES/TKIP = 0/1/2/3
|
|
|
|
|
u1Byte *pSecurity;
|
|
|
|
|
// BW info 20M/40M/80M = 0/1/2
|
|
|
|
|
u1Byte *pBandWidth;
|
|
|
|
|
// Central channel location Ch1/Ch2/....
|
|
|
|
|
u1Byte *pChannel; //central channel number
|
|
|
|
|
// Common info for 92D DMSP
|
|
|
|
|
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool *pbGetValueFromOtherMac;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
PADAPTER *pBuddyAdapter;
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool *pbMasterOfDMSP; //MAC0: master, MAC1: slave
|
2013-05-19 04:28:07 +00:00
|
|
|
|
// Common info for Status
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool *pbScanInProcess;
|
|
|
|
|
bool *pbPowerSaving;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
// CCA Path 2-path/path-A/path-B = 0/1/2; using ODM_CCA_PATH_E.
|
|
|
|
|
u1Byte *pOnePathCCA;
|
|
|
|
|
//pMgntInfo->AntennaTest
|
|
|
|
|
u1Byte *pAntennaTest;
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool *pbNet_closed;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
//--------- POINTER REFERENCE-----------//
|
|
|
|
|
//
|
|
|
|
|
//------------CALL BY VALUE-------------//
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bWIFI_Direct;
|
|
|
|
|
bool bWIFI_Display;
|
|
|
|
|
bool bLinked;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
u1Byte RSSI_Min;
|
|
|
|
|
u1Byte InterfaceIndex; // Add for 92D dual MAC: 0--Mac0 1--Mac1
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bIsMPChip;
|
|
|
|
|
bool bOneEntryOnly;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
// Common info for BTDM
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bBtDisabled; // BT is disabled
|
|
|
|
|
bool bBtHsOperation; // BT HS mode is under progress
|
2013-05-19 04:28:07 +00:00
|
|
|
|
u1Byte btHsDigVal; // use BT rssi to decide the DIG value
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bBtDisableEdcaTurbo; // Under some condition, don't enable the EDCA Turbo
|
|
|
|
|
bool bBtBusy; // BT is busy.
|
2013-05-19 04:28:07 +00:00
|
|
|
|
//------------CALL BY VALUE-------------//
|
|
|
|
|
|
|
|
|
|
//2 Define STA info.
|
|
|
|
|
// _ODM_STA_INFO
|
|
|
|
|
// 2012/01/12 MH For MP, we need to reduce one array pointer for default port.??
|
|
|
|
|
PSTA_INFO_T pODM_StaInfo[ODM_ASSOCIATE_ENTRY_NUM];
|
|
|
|
|
|
|
|
|
|
#if (RATE_ADAPTIVE_SUPPORT == 1)
|
|
|
|
|
u2Byte CurrminRptTime;
|
|
|
|
|
ODM_RA_INFO_T RAInfo[ODM_ASSOCIATE_ENTRY_NUM]; //Use MacID as array index. STA MacID=0, VWiFi Client MacID={1, ODM_ASSOCIATE_ENTRY_NUM-1} //YJ,add,120119
|
|
|
|
|
#endif
|
|
|
|
|
//
|
|
|
|
|
// 2012/02/14 MH Add to share 88E ra with other SW team.
|
|
|
|
|
// We need to colelct all support abilit to a proper area.
|
|
|
|
|
//
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool RaSupport88E;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
|
// Define ...........
|
|
|
|
|
|
|
|
|
|
// Latest packet phy info (ODM write)
|
|
|
|
|
ODM_PHY_DBG_INFO_T PhyDbgInfo;
|
|
|
|
|
//PHY_INFO_88E PhyInfo;
|
|
|
|
|
|
|
|
|
|
// Latest packet phy info (ODM write)
|
|
|
|
|
ODM_MAC_INFO *pMacInfo;
|
|
|
|
|
//MAC_INFO_88E MacInfo;
|
|
|
|
|
|
|
|
|
|
// Different Team independt structure??
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
//TX_RTP_CMN TX_retrpo;
|
|
|
|
|
//TX_RTP_88E TX_retrpo;
|
|
|
|
|
//TX_RTP_8195 TX_retrpo;
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
//ODM Structure
|
|
|
|
|
//
|
|
|
|
|
FAT_T DM_FatTable;
|
|
|
|
|
DIG_T DM_DigTable;
|
|
|
|
|
PS_T DM_PSTable;
|
|
|
|
|
Pri_CCA_T DM_PriCCA;
|
|
|
|
|
RXHP_T DM_RXHP_Table;
|
2013-05-27 22:32:24 +00:00
|
|
|
|
false_ALARM_STATISTICS FalseAlmCnt;
|
|
|
|
|
false_ALARM_STATISTICS FlaseAlmCntBuddyAdapter;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
SWAT_T DM_SWAT_Table;
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool RSSI_test;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
|
EDCA_T DM_EDCA_Table;
|
|
|
|
|
u4Byte WMMEDCA_BE;
|
|
|
|
|
// Copy from SD4 structure
|
|
|
|
|
//
|
|
|
|
|
// ==================================================
|
|
|
|
|
//
|
|
|
|
|
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool *pbDriverStopped;
|
|
|
|
|
bool *pbDriverIsGoingToPnpSetPowerSleep;
|
|
|
|
|
bool *pinit_adpt_in_progress;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
|
//PSD
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bUserAssignLevel;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
RT_TIMER PSDTimer;
|
|
|
|
|
u1Byte RSSI_BT; //come from BT
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool bPSDinProcess;
|
|
|
|
|
bool bDMInitialGainEnable;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
|
//for rate adaptive, in fact, 88c/92c fw will handle this
|
|
|
|
|
u1Byte bUseRAMask;
|
|
|
|
|
|
|
|
|
|
ODM_RATE_ADAPTIVE RateAdaptive;
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
ODM_RF_CAL_T RFCalibrateInfo;
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// TX power tracking
|
|
|
|
|
//
|
|
|
|
|
u1Byte BbSwingIdxOfdm;
|
|
|
|
|
u1Byte BbSwingIdxOfdmCurrent;
|
|
|
|
|
u1Byte BbSwingIdxOfdmBase;
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool BbSwingFlagOfdm;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
u1Byte BbSwingIdxCck;
|
|
|
|
|
u1Byte BbSwingIdxCckCurrent;
|
|
|
|
|
u1Byte BbSwingIdxCckBase;
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool BbSwingFlagCck;
|
2013-05-19 04:28:07 +00:00
|
|
|
|
u1Byte *mp_mode;
|
|
|
|
|
//
|
|
|
|
|
// ODM system resource.
|
|
|
|
|
//
|
|
|
|
|
|
|
|
|
|
// ODM relative time.
|
|
|
|
|
RT_TIMER PathDivSwitchTimer;
|
|
|
|
|
//2011.09.27 add for Path Diversity
|
|
|
|
|
RT_TIMER CCKPathDiversityTimer;
|
|
|
|
|
RT_TIMER FastAntTrainingTimer;
|
|
|
|
|
} DM_ODM_T, *PDM_ODM_T; // DM_Dynamic_Mechanism_Structure
|
|
|
|
|
|
|
|
|
|
#define ODM_RF_PATH_MAX 2
|
|
|
|
|
|
|
|
|
|
typedef enum _ODM_RF_RADIO_PATH {
|
|
|
|
|
ODM_RF_PATH_A = 0, //Radio Path A
|
|
|
|
|
ODM_RF_PATH_B = 1, //Radio Path B
|
|
|
|
|
ODM_RF_PATH_C = 2, //Radio Path C
|
|
|
|
|
ODM_RF_PATH_D = 3, //Radio Path D
|
|
|
|
|
} ODM_RF_RADIO_PATH_E, *PODM_RF_RADIO_PATH_E;
|
|
|
|
|
|
|
|
|
|
typedef enum _ODM_RF_CONTENT{
|
|
|
|
|
odm_radioa_txt = 0x1000,
|
|
|
|
|
odm_radiob_txt = 0x1001,
|
|
|
|
|
odm_radioc_txt = 0x1002,
|
|
|
|
|
odm_radiod_txt = 0x1003
|
|
|
|
|
} ODM_RF_CONTENT;
|
|
|
|
|
|
|
|
|
|
typedef enum _ODM_BB_Config_Type{
|
|
|
|
|
CONFIG_BB_PHY_REG,
|
|
|
|
|
CONFIG_BB_AGC_TAB,
|
|
|
|
|
CONFIG_BB_AGC_TAB_2G,
|
|
|
|
|
CONFIG_BB_AGC_TAB_5G,
|
|
|
|
|
CONFIG_BB_PHY_REG_PG,
|
|
|
|
|
} ODM_BB_Config_Type, *PODM_BB_Config_Type;
|
|
|
|
|
|
|
|
|
|
// Status code
|
|
|
|
|
typedef enum _RT_STATUS{
|
|
|
|
|
RT_STATUS_SUCCESS,
|
|
|
|
|
RT_STATUS_FAILURE,
|
|
|
|
|
RT_STATUS_PENDING,
|
|
|
|
|
RT_STATUS_RESOURCE,
|
|
|
|
|
RT_STATUS_INVALID_CONTEXT,
|
|
|
|
|
RT_STATUS_INVALID_PARAMETER,
|
|
|
|
|
RT_STATUS_NOT_SUPPORT,
|
|
|
|
|
RT_STATUS_OS_API_FAILED,
|
|
|
|
|
}RT_STATUS,*PRT_STATUS;
|
|
|
|
|
|
|
|
|
|
#ifdef REMOVE_PACK
|
|
|
|
|
#pragma pack()
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
//#include "odm_function.h"
|
|
|
|
|
|
|
|
|
|
//3===========================================================
|
|
|
|
|
//3 DIG
|
|
|
|
|
//3===========================================================
|
|
|
|
|
|
|
|
|
|
typedef enum tag_Dynamic_Init_Gain_Operation_Type_Definition
|
|
|
|
|
{
|
|
|
|
|
DIG_TYPE_THRESH_HIGH = 0,
|
|
|
|
|
DIG_TYPE_THRESH_LOW = 1,
|
|
|
|
|
DIG_TYPE_BACKOFF = 2,
|
|
|
|
|
DIG_TYPE_RX_GAIN_MIN = 3,
|
|
|
|
|
DIG_TYPE_RX_GAIN_MAX = 4,
|
|
|
|
|
DIG_TYPE_ENABLE = 5,
|
|
|
|
|
DIG_TYPE_DISABLE = 6,
|
|
|
|
|
DIG_OP_TYPE_MAX
|
|
|
|
|
}DM_DIG_OP_E;
|
|
|
|
|
/*
|
|
|
|
|
typedef enum tag_CCK_Packet_Detection_Threshold_Type_Definition
|
|
|
|
|
{
|
|
|
|
|
CCK_PD_STAGE_LowRssi = 0,
|
|
|
|
|
CCK_PD_STAGE_HighRssi = 1,
|
|
|
|
|
CCK_PD_STAGE_MAX = 3,
|
|
|
|
|
}DM_CCK_PDTH_E;
|
|
|
|
|
|
|
|
|
|
typedef enum tag_DIG_EXT_PORT_ALGO_Definition
|
|
|
|
|
{
|
|
|
|
|
DIG_EXT_PORT_STAGE_0 = 0,
|
|
|
|
|
DIG_EXT_PORT_STAGE_1 = 1,
|
|
|
|
|
DIG_EXT_PORT_STAGE_2 = 2,
|
|
|
|
|
DIG_EXT_PORT_STAGE_3 = 3,
|
|
|
|
|
DIG_EXT_PORT_STAGE_MAX = 4,
|
|
|
|
|
}DM_DIG_EXT_PORT_ALG_E;
|
|
|
|
|
|
|
|
|
|
typedef enum tag_DIG_Connect_Definition
|
|
|
|
|
{
|
|
|
|
|
DIG_STA_DISCONNECT = 0,
|
|
|
|
|
DIG_STA_CONNECT = 1,
|
|
|
|
|
DIG_STA_BEFORE_CONNECT = 2,
|
|
|
|
|
DIG_MultiSTA_DISCONNECT = 3,
|
|
|
|
|
DIG_MultiSTA_CONNECT = 4,
|
|
|
|
|
DIG_CONNECT_MAX
|
|
|
|
|
}DM_DIG_CONNECT_E;
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
#define DM_MultiSTA_InitGainChangeNotify(Event) {DM_DigTable.CurMultiSTAConnectState = Event;}
|
|
|
|
|
|
|
|
|
|
#define DM_MultiSTA_InitGainChangeNotify_CONNECT(_ADAPTER) \
|
|
|
|
|
DM_MultiSTA_InitGainChangeNotify(DIG_MultiSTA_CONNECT)
|
|
|
|
|
|
|
|
|
|
#define DM_MultiSTA_InitGainChangeNotify_DISCONNECT(_ADAPTER) \
|
|
|
|
|
DM_MultiSTA_InitGainChangeNotify(DIG_MultiSTA_DISCONNECT)
|
|
|
|
|
*/
|
|
|
|
|
#define DM_DIG_THRESH_HIGH 40
|
|
|
|
|
#define DM_DIG_THRESH_LOW 35
|
|
|
|
|
|
|
|
|
|
#define DM_SCAN_RSSI_TH 0x14 //scan return issue for LC
|
|
|
|
|
|
|
|
|
|
|
2013-05-27 22:32:24 +00:00
|
|
|
|
#define DM_false_ALARM_THRESH_LOW 400
|
|
|
|
|
#define DM_false_ALARM_THRESH_HIGH 1000
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
|
#define DM_DIG_MAX_NIC 0x3e
|
|
|
|
|
#define DM_DIG_MIN_NIC 0x1e //0x22//0x1c
|
|
|
|
|
|
|
|
|
|
#define DM_DIG_MAX_AP 0x32
|
|
|
|
|
#define DM_DIG_MIN_AP 0x20
|
|
|
|
|
|
|
|
|
|
#define DM_DIG_MAX_NIC_HP 0x46
|
|
|
|
|
#define DM_DIG_MIN_NIC_HP 0x2e
|
|
|
|
|
|
|
|
|
|
#define DM_DIG_MAX_AP_HP 0x42
|
|
|
|
|
#define DM_DIG_MIN_AP_HP 0x30
|
|
|
|
|
|
|
|
|
|
//vivi 92c&92d has different definition, 20110504
|
|
|
|
|
//this is for 92c
|
|
|
|
|
#define DM_DIG_FA_TH0 0x200//0x20
|
|
|
|
|
#define DM_DIG_FA_TH1 0x300//0x100
|
|
|
|
|
#define DM_DIG_FA_TH2 0x400//0x200
|
|
|
|
|
//this is for 92d
|
|
|
|
|
#define DM_DIG_FA_TH0_92D 0x100
|
|
|
|
|
#define DM_DIG_FA_TH1_92D 0x400
|
|
|
|
|
#define DM_DIG_FA_TH2_92D 0x600
|
|
|
|
|
|
|
|
|
|
#define DM_DIG_BACKOFF_MAX 12
|
|
|
|
|
#define DM_DIG_BACKOFF_MIN -4
|
|
|
|
|
#define DM_DIG_BACKOFF_DEFAULT 10
|
|
|
|
|
|
|
|
|
|
//3===========================================================
|
|
|
|
|
//3 AGC RX High Power Mode
|
|
|
|
|
//3===========================================================
|
|
|
|
|
#define LNA_Low_Gain_1 0x64
|
|
|
|
|
#define LNA_Low_Gain_2 0x5A
|
|
|
|
|
#define LNA_Low_Gain_3 0x58
|
|
|
|
|
|
|
|
|
|
#define FA_RXHP_TH1 5000
|
|
|
|
|
#define FA_RXHP_TH2 1500
|
|
|
|
|
#define FA_RXHP_TH3 800
|
|
|
|
|
#define FA_RXHP_TH4 600
|
|
|
|
|
#define FA_RXHP_TH5 500
|
|
|
|
|
|
|
|
|
|
//3===========================================================
|
|
|
|
|
//3 EDCA
|
|
|
|
|
//3===========================================================
|
|
|
|
|
|
|
|
|
|
//3===========================================================
|
|
|
|
|
//3 Dynamic Tx Power
|
|
|
|
|
//3===========================================================
|
|
|
|
|
//Dynamic Tx Power Control Threshold
|
|
|
|
|
#define TX_POWER_NEAR_FIELD_THRESH_LVL2 74
|
|
|
|
|
#define TX_POWER_NEAR_FIELD_THRESH_LVL1 67
|
|
|
|
|
#define TX_POWER_NEAR_FIELD_THRESH_AP 0x3F
|
|
|
|
|
|
|
|
|
|
#define TxHighPwrLevel_Normal 0
|
|
|
|
|
#define TxHighPwrLevel_Level1 1
|
|
|
|
|
#define TxHighPwrLevel_Level2 2
|
|
|
|
|
#define TxHighPwrLevel_BT1 3
|
|
|
|
|
#define TxHighPwrLevel_BT2 4
|
|
|
|
|
#define TxHighPwrLevel_15 5
|
|
|
|
|
#define TxHighPwrLevel_35 6
|
|
|
|
|
#define TxHighPwrLevel_50 7
|
|
|
|
|
#define TxHighPwrLevel_70 8
|
|
|
|
|
#define TxHighPwrLevel_100 9
|
|
|
|
|
|
|
|
|
|
//3===========================================================
|
|
|
|
|
//3 Rate Adaptive
|
|
|
|
|
//3===========================================================
|
|
|
|
|
#define DM_RATR_STA_INIT 0
|
|
|
|
|
#define DM_RATR_STA_HIGH 1
|
|
|
|
|
#define DM_RATR_STA_MIDDLE 2
|
|
|
|
|
#define DM_RATR_STA_LOW 3
|
|
|
|
|
|
|
|
|
|
//3===========================================================
|
|
|
|
|
//3 BB Power Save
|
|
|
|
|
//3===========================================================
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
typedef enum tag_1R_CCA_Type_Definition
|
|
|
|
|
{
|
|
|
|
|
CCA_1R =0,
|
|
|
|
|
CCA_2R = 1,
|
|
|
|
|
CCA_MAX = 2,
|
|
|
|
|
}DM_1R_CCA_E;
|
|
|
|
|
|
|
|
|
|
typedef enum tag_RF_Type_Definition
|
|
|
|
|
{
|
|
|
|
|
RF_Save =0,
|
|
|
|
|
RF_Normal = 1,
|
|
|
|
|
RF_MAX = 2,
|
|
|
|
|
}DM_RF_E;
|
|
|
|
|
|
|
|
|
|
//3===========================================================
|
|
|
|
|
//3 Antenna Diversity
|
|
|
|
|
//3===========================================================
|
|
|
|
|
typedef enum tag_SW_Antenna_Switch_Definition
|
|
|
|
|
{
|
|
|
|
|
Antenna_A = 1,
|
|
|
|
|
Antenna_B = 2,
|
|
|
|
|
Antenna_MAX = 3,
|
|
|
|
|
}DM_SWAS_E;
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
// Maximal number of antenna detection mechanism needs to perform, added by Roger, 2011.12.28.
|
|
|
|
|
#define MAX_ANTENNA_DETECTION_CNT 10
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// Extern Global Variables.
|
|
|
|
|
//
|
|
|
|
|
#define OFDM_TABLE_SIZE_92C 37
|
|
|
|
|
#define OFDM_TABLE_SIZE_92D 43
|
|
|
|
|
#define CCK_TABLE_SIZE 33
|
|
|
|
|
|
|
|
|
|
extern u4Byte OFDMSwingTable[OFDM_TABLE_SIZE_92D];
|
|
|
|
|
extern u1Byte CCKSwingTable_Ch1_Ch13[CCK_TABLE_SIZE][8];
|
|
|
|
|
extern u1Byte CCKSwingTable_Ch14 [CCK_TABLE_SIZE][8];
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// check Sta pointer valid or not
|
|
|
|
|
//
|
|
|
|
|
#define IS_STA_VALID(pSta) (pSta)
|
|
|
|
|
// 20100514 Joseph: Add definition for antenna switching test after link.
|
|
|
|
|
// This indicates two different the steps.
|
|
|
|
|
// In SWAW_STEP_PEAK, driver needs to switch antenna and listen to the signal on the air.
|
|
|
|
|
// In SWAW_STEP_DETERMINE, driver just compares the signal captured in SWAW_STEP_PEAK
|
|
|
|
|
// with original RSSI to determine if it is necessary to switch antenna.
|
|
|
|
|
#define SWAW_STEP_PEAK 0
|
|
|
|
|
#define SWAW_STEP_DETERMINE 1
|
|
|
|
|
|
2013-05-25 20:45:50 +00:00
|
|
|
|
void ODM_Write_DIG( PDM_ODM_T pDM_Odm, u1Byte CurrentIGI);
|
|
|
|
|
void ODM_Write_CCK_CCA_Thres( PDM_ODM_T pDM_Odm, u1Byte CurCCK_CCAThres);
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
2013-05-19 04:37:45 +00:00
|
|
|
|
void
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_SetAntenna(
|
2013-05-25 20:45:50 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
|
u1Byte Antenna);
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
|
|
|
|
|
|
#define dm_RF_Saving ODM_RF_Saving
|
2013-05-25 20:45:50 +00:00
|
|
|
|
void ODM_RF_Saving( PDM_ODM_T pDM_Odm,
|
|
|
|
|
u1Byte bForceInNormal );
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
|
#define SwAntDivRestAfterLink ODM_SwAntDivRestAfterLink
|
2013-05-25 20:45:50 +00:00
|
|
|
|
void ODM_SwAntDivRestAfterLink( PDM_ODM_T pDM_Odm);
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
|
#define dm_CheckTXPowerTracking ODM_TXPowerTrackingCheck
|
2013-05-19 04:37:45 +00:00
|
|
|
|
void
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_TXPowerTrackingCheck(
|
2013-05-25 20:45:50 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm
|
2013-05-19 04:28:07 +00:00
|
|
|
|
);
|
|
|
|
|
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_RAStateCheck(
|
2013-05-25 20:45:50 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
|
s4Byte RSSI,
|
|
|
|
|
bool bForceUpdate,
|
|
|
|
|
pu1Byte pRATRState
|
2013-05-19 04:28:07 +00:00
|
|
|
|
);
|
|
|
|
|
|
|
|
|
|
#define dm_SWAW_RSSI_Check ODM_SwAntDivChkPerPktRssi
|
2013-05-27 03:51:56 +00:00
|
|
|
|
void ODM_SwAntDivChkPerPktRssi(PDM_ODM_T pDM_Odm, u1Byte StationID, PODM_PHY_INFO_T pPhyInfo);
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
|
|
|
|
u4Byte ConvertTo_dB(u4Byte Value);
|
|
|
|
|
|
|
|
|
|
u4Byte
|
|
|
|
|
GetPSDData(
|
|
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
|
unsigned int point,
|
|
|
|
|
u1Byte initial_gain_psd);
|
|
|
|
|
|
2013-05-19 04:37:45 +00:00
|
|
|
|
void
|
2013-05-19 04:28:07 +00:00
|
|
|
|
odm_DIGbyRSSI_LPS(
|
2013-05-25 20:45:50 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm
|
2013-05-19 04:28:07 +00:00
|
|
|
|
);
|
|
|
|
|
|
|
|
|
|
u4Byte ODM_Get_Rate_Bitmap(
|
2013-05-25 20:45:50 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
|
u4Byte macid,
|
|
|
|
|
u4Byte ra_mask,
|
|
|
|
|
u1Byte rssi_level);
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
2013-05-25 20:45:50 +00:00
|
|
|
|
void ODM_DMInit( PDM_ODM_T pDM_Odm);
|
2013-05-19 04:28:07 +00:00
|
|
|
|
|
2013-05-19 04:37:45 +00:00
|
|
|
|
void
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_DMWatchdog(
|
2013-05-25 20:45:50 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm // For common use in the future
|
2013-05-19 04:28:07 +00:00
|
|
|
|
);
|
|
|
|
|
|
2013-05-19 04:37:45 +00:00
|
|
|
|
void
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_CmnInfoInit(
|
2013-05-25 20:45:50 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
|
ODM_CMNINFO_E CmnInfo,
|
|
|
|
|
u4Byte Value
|
2013-05-19 04:28:07 +00:00
|
|
|
|
);
|
|
|
|
|
|
2013-05-19 04:37:45 +00:00
|
|
|
|
void
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_CmnInfoHook(
|
2013-05-25 20:45:50 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
|
ODM_CMNINFO_E CmnInfo,
|
|
|
|
|
void * pValue
|
2013-05-19 04:28:07 +00:00
|
|
|
|
);
|
|
|
|
|
|
2013-05-19 04:37:45 +00:00
|
|
|
|
void
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_CmnInfoPtrArrayHook(
|
2013-05-25 20:45:50 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
|
ODM_CMNINFO_E CmnInfo,
|
|
|
|
|
u2Byte Index,
|
|
|
|
|
void * pValue
|
2013-05-19 04:28:07 +00:00
|
|
|
|
);
|
|
|
|
|
|
2013-05-19 04:37:45 +00:00
|
|
|
|
void
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_CmnInfoUpdate(
|
2013-05-25 20:45:50 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
|
u4Byte CmnInfo,
|
|
|
|
|
u8Byte Value
|
2013-05-19 04:28:07 +00:00
|
|
|
|
);
|
|
|
|
|
|
2013-05-19 04:37:45 +00:00
|
|
|
|
void
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_InitAllTimers(
|
2013-05-27 03:51:56 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm
|
2013-05-19 04:28:07 +00:00
|
|
|
|
);
|
|
|
|
|
|
2013-05-19 04:37:45 +00:00
|
|
|
|
void
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_CancelAllTimers(
|
2013-05-27 03:51:56 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm
|
2013-05-19 04:28:07 +00:00
|
|
|
|
);
|
|
|
|
|
|
2013-05-19 04:37:45 +00:00
|
|
|
|
void
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_ReleaseAllTimers(
|
2013-05-27 03:51:56 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm
|
2013-05-19 04:28:07 +00:00
|
|
|
|
);
|
|
|
|
|
|
2013-05-19 04:37:45 +00:00
|
|
|
|
void
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_ResetIQKResult(
|
2013-05-27 03:51:56 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm
|
2013-05-19 04:28:07 +00:00
|
|
|
|
);
|
|
|
|
|
|
2013-05-19 04:37:45 +00:00
|
|
|
|
void
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_AntselStatistics_88C(
|
2013-05-25 20:45:50 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
|
u1Byte MacId,
|
|
|
|
|
u4Byte PWDBAll,
|
|
|
|
|
bool isCCKrate
|
2013-05-19 04:28:07 +00:00
|
|
|
|
);
|
|
|
|
|
|
2013-05-19 04:37:45 +00:00
|
|
|
|
void
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_SingleDualAntennaDefaultSetting(
|
2013-05-25 20:45:50 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm
|
2013-05-19 04:28:07 +00:00
|
|
|
|
);
|
|
|
|
|
|
2013-05-19 04:48:10 +00:00
|
|
|
|
bool
|
2013-05-19 04:28:07 +00:00
|
|
|
|
ODM_SingleDualAntennaDetection(
|
2013-05-25 20:45:50 +00:00
|
|
|
|
PDM_ODM_T pDM_Odm,
|
|
|
|
|
u1Byte mode
|
2013-05-19 04:28:07 +00:00
|
|
|
|
);
|
|
|
|
|
|
|
|
|
|
void odm_dtc(PDM_ODM_T pDM_Odm);
|
|
|
|
|
|
|
|
|
|
#endif
|